458 lines
16 KiB
Plaintext
458 lines
16 KiB
Plaintext
; --------------------------------------------------------------------------------
|
|
; @Title: ADSP-SC57x SHARC Processor Specific Menu
|
|
; @Props: Released
|
|
; @Author: MHM
|
|
; @Changelog: 2017-08-23 MHM
|
|
; @Manufacturer: Analog Devices
|
|
; @Core: Cortex-A5
|
|
; @Copyright: (C) 1989-2017 Lauterbach GmbH, licensed for use with TRACE32(R) only
|
|
; --------------------------------------------------------------------------------
|
|
; $Id: menadspsc57x.men 16339 2023-07-03 13:30:14Z pegold $
|
|
|
|
add
|
|
menu
|
|
(
|
|
IF SOFTWARE.BUILD.BASE()>=69655.
|
|
(
|
|
popup "&CPU"
|
|
(
|
|
separator
|
|
IF CPU.FEATURE(MMU)
|
|
(
|
|
popup "[:mmu]MMU"
|
|
(
|
|
menuitem "[:mmureg]MMU Control" "MMU.view"
|
|
separator
|
|
menuitem "[:mmu]MMU Table Dump" "MMU.DUMP.PageTable"
|
|
menuitem "[:mmu]MMU Table List" "MMU.List.PageTable"
|
|
separator
|
|
IF CPU.FEATURE(ITLBDUMP)
|
|
(
|
|
menuitem "[:mmu]ITLB Dump" "MMU.DUMP.ITLB"
|
|
)
|
|
IF CPU.FEATURE(DTLBDUMP)
|
|
(
|
|
menuitem "[:mmu]DTLB Dump" "MMU.DUMP.DTLB"
|
|
)
|
|
IF CPU.FEATURE(TLB0DUMP)
|
|
(
|
|
menuitem "[:mmu]TLB0 Dump (Associative)" "MMU.DUMP.TLB0"
|
|
)
|
|
IF CPU.FEATURE(TLB1DUMP)
|
|
(
|
|
menuitem "[:mmu]TLB1 Dump (Lockable)" "MMU.DUMP.TLB1"
|
|
)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU")
|
|
(
|
|
popup "[:mmu]SMMU"
|
|
(
|
|
menuitem "[:chip]SMMU1 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU1 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU2")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU2 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU2 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU3")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU3 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU3 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU4")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU4 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU4 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU5")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU5 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU5 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU6")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU6 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU6 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
)
|
|
)
|
|
IF CPU.FEATURE(L1ICACHE)||CPU.FEATURE(L1DCACHE)||CPU.FEATURE(L2CACHE)
|
|
(
|
|
popup "[:cache]Cache"
|
|
(
|
|
IF CPU.FEATURE(L1ICACHEDUMP)
|
|
(
|
|
menuitem "[:cache]ICACHE Dump" "CACHE.DUMP IC"
|
|
menuitem "[:cache]ICACHE List" "CACHE.List IC"
|
|
menuitem "[:cache]ICACHE List Functions" "CACHE.ListFunc.IC"
|
|
)
|
|
IF CPU.FEATURE(L1DCACHEDUMP)
|
|
(
|
|
separator
|
|
menuitem "[:cache]DCACHE Dump" "CACHE.DUMP DC"
|
|
menuitem "[:cache]DCACHE List" "CACHE.List DC"
|
|
menuitem "[:cache]DCACHE List Variables" "CACHE.ListVar.DC"
|
|
)
|
|
IF CPU.FEATURE(L2CACHEDUMP)
|
|
(
|
|
separator
|
|
menuitem "[:cache]L2CACHE Dump" "CACHE.DUMP L2"
|
|
menuitem "[:cache]L2CACHE List" "CACHE.List L2"
|
|
menuitem "[:cache]L2CACHE List Variables" "CACHE.ListVar.L2"
|
|
)
|
|
)
|
|
)
|
|
)
|
|
popup "&Trace"
|
|
(
|
|
separator
|
|
IF COMPonent.AVAILable("ITM")
|
|
(
|
|
popup "ITM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]ITM settings..." "ITM.state"
|
|
separator
|
|
menuitem "[:alist]ITMTrace List" "ITMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("STM")
|
|
(
|
|
popup "STM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]STM settings..." "STM.state"
|
|
separator
|
|
menuitem "[:alist]STMTrace List" "STMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("HTM")
|
|
(
|
|
popup "HTM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]HTM settings..." "HTM.state"
|
|
separator
|
|
menuitem "[:alist]HTMTrace List" "HTMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("TPIU")
|
|
(
|
|
menuitem "[:oconfig]TPIU settings..." "TPIU.state"
|
|
)
|
|
IF COMPonent.AVAILable("ETR")
|
|
(
|
|
menuitem "[:oconfig]ETR settings..."
|
|
(
|
|
PRIVATE &pdd
|
|
&pdd=OS.PDD()
|
|
DO "&pdd/etc/embedded_trace_router/etr_utility.cmm"
|
|
)
|
|
)
|
|
)
|
|
popup "&Misc"
|
|
(
|
|
popup "Tools"
|
|
(
|
|
IF CPUIS64BIT()||CPU.FEATURE("SPR")
|
|
(
|
|
menuitem "ARM System Register Converter"
|
|
(
|
|
DO "~~/demo/arm/etc/systemregister/systemregister_converter.cmm"
|
|
)
|
|
)
|
|
IF CPU.FEATURE("C15")
|
|
(
|
|
menuitem "ARM Coprocessor Converter"
|
|
(
|
|
DO "~~/demo/arm/etc/coprocessor/coprocessor_converter.cmm"
|
|
)
|
|
)
|
|
)
|
|
)
|
|
popup "&Perf"
|
|
(
|
|
IF CPU.FEATURE(BMC)
|
|
(
|
|
before "Reset"
|
|
menuitem "[:bmc]Benchmark Counters" "BMC.state"
|
|
before "Reset"
|
|
separator
|
|
)
|
|
)
|
|
)
|
|
popup "Peripherals"
|
|
(
|
|
popup "[:chip]Core Registers (Cortex-A5)"
|
|
(
|
|
menuitem "[:chip]ID Registers" "per , ""Core Registers (Cortex-A5),ID Registers"""
|
|
menuitem "[:chip]System Control and Configuration" "per , ""Core Registers (Cortex-A5),System Control and Configuration"""
|
|
menuitem "[:chip]Memory Management Unit" "per , ""Core Registers (Cortex-A5),Memory Management Unit"""
|
|
menuitem "[:chip]Cache Control and Configuration" "per , ""Core Registers (Cortex-A5),Cache Control and Configuration"""
|
|
menuitem "[:chip]L2 Preload Engine" "per , ""Core Registers (Cortex-A5),L2 Preload Engine"""
|
|
menuitem "[:chip]System Performance Monitor" "per , ""Core Registers (Cortex-A5),System Performance Monitor"""
|
|
menuitem "[:chip]Debug" "per , ""Core Registers (Cortex-A5),Debug"""
|
|
)
|
|
separator
|
|
menuitem "CGU" "per , ""CGU (Clock Generation Unit)"""
|
|
menuitem "CDU" "per , ""CDU (Clock Distribution Unit)"""
|
|
menuitem "DPM" "per , ""DPM (Dynamic Power Management)"""
|
|
menuitem "RCU" "per , ""RCU (Reset Control Unit)"""
|
|
menuitem "SEC" "per , ""SEC (System Event Controller)"""
|
|
menuitem "GIC" "per , ""GIC (Generic Interrupt Controller)"""
|
|
menuitem "TRU" "per , ""TRU (Trigger Routing Unit)"""
|
|
menuitem "L2CTL" "per , ""L2CTL (L2 Memory Controller)"""
|
|
menuitem "DMC" "per , ""DMC (Dynamic Memory Controller)"""
|
|
menuitem "SMC" "per , ""SMC (Static Memory Controller)"""
|
|
menuitem "OTPC" "per , ""OTPC (OTP Controller)"""
|
|
popup "SMPU (System Memory Protection Unit)"
|
|
(
|
|
menuitem "SMC" "per , ""SMPU (System Memory Protection Unit),SMC"""
|
|
menuitem "Core_L2" "per , ""SMPU (System Memory Protection Unit),Core_L2"""
|
|
menuitem "DMA_L2" "per , ""SMPU (System Memory Protection Unit),DMA_L2"""
|
|
menuitem "DMC0" "per , ""SMPU (System Memory Protection Unit),DMC0"""
|
|
)
|
|
popup "PORT (General-Purpose Ports)"
|
|
(
|
|
menuitem "PORT A" "per , ""PORT (General-Purpose Ports),PORT A"""
|
|
menuitem "PORT B" "per , ""PORT (General-Purpose Ports),PORT B"""
|
|
menuitem "PORT C" "per , ""PORT (General-Purpose Ports),PORT C"""
|
|
menuitem "PORT D" "per , ""PORT (General-Purpose Ports),PORT D"""
|
|
menuitem "PORT E" "per , ""PORT (General-Purpose Ports),PORT E"""
|
|
menuitem "PORT F" "per , ""PORT (General-Purpose Ports),PORT F"""
|
|
menuitem "PORT G" "per , ""PORT (General-Purpose Ports),PORT G"""
|
|
)
|
|
popup "LP (Link Port)"
|
|
(
|
|
menuitem "LP0" "per , ""LP (Link Port),LP0"""
|
|
menuitem "LP1" "per , ""LP (Link Port),LP1"""
|
|
)
|
|
popup "SPI (Serial Peripheral Interface)"
|
|
(
|
|
menuitem "SPI0" "per , ""SPI (Serial Peripheral Interface),SPI0"""
|
|
menuitem "SPI1" "per , ""SPI (Serial Peripheral Interface),SPI1"""
|
|
menuitem "SPI2" "per , ""SPI (Serial Peripheral Interface),SPI2"""
|
|
)
|
|
popup "UART (Universal Asynchronous Receiver/Transmitter)"
|
|
(
|
|
menuitem "UART0" "per , ""UART (Universal Asynchronous Receiver/Transmitter),UART0"""
|
|
menuitem "UART1" "per , ""UART (Universal Asynchronous Receiver/Transmitter),UART1"""
|
|
menuitem "UART2" "per , ""UART (Universal Asynchronous Receiver/Transmitter),UART2"""
|
|
)
|
|
menuitem "EPPI" "per , ""EPPI (Enhanced Parallel Peripheral Interface)"""
|
|
menuitem "TIMER" "per , ""TIMER (General-Purpose Timer)"""
|
|
popup "WDOG (Watchdog Timer)"
|
|
(
|
|
menuitem "WDOG0" "per , ""WDOG (Watchdog Timer),WDOG0"""
|
|
menuitem "WDOG1" "per , ""WDOG (Watchdog Timer),WDOG1"""
|
|
menuitem "WDOG2" "per , ""WDOG (Watchdog Timer),WDOG2"""
|
|
)
|
|
menuitem "CNT" "per , ""CNT (General-Purpose Counter)"""
|
|
menuitem "ACM" "per , ""ACM (ADC Control Module)"""
|
|
popup "CAN (Controller Area Network)"
|
|
(
|
|
menuitem "CAN0" "per , ""CAN (Controller Area Network),CAN0"""
|
|
menuitem "CAN1" "per , ""CAN (Controller Area Network),CAN1"""
|
|
)
|
|
menuitem "MSI" "per , ""MSI (Mobile Storage Interface)"""
|
|
popup "USB (Universal Serial Bus)"
|
|
(
|
|
menuitem "USB0" "per , ""USB (Universal Serial Bus),USB0"""
|
|
)
|
|
menuitem "MLB" "per , ""MLB (Media Local Bus)"""
|
|
popup "TWI (Two-Wire Interface)"
|
|
(
|
|
menuitem "TWI0" "per , ""TWI (Two-Wire Interface),TWI0"""
|
|
menuitem "TWI1" "per , ""TWI (Two-Wire Interface),TWI1"""
|
|
menuitem "TWI2" "per , ""TWI (Two-Wire Interface),TWI2"""
|
|
)
|
|
popup "EMAC (Ethernet Media Access Controller)"
|
|
(
|
|
menuitem "EMAC0" "per , ""EMAC (Ethernet Media Access Controller),EMAC0"""
|
|
menuitem "EMAC1" "per , ""EMAC (Ethernet Media Access Controller),EMAC1"""
|
|
)
|
|
popup "DAI (Digital Audio Interface)"
|
|
(
|
|
menuitem "DAI0" "per , ""DAI (Digital Audio Interface),DAI0"""
|
|
menuitem "DAI1" "per , ""DAI (Digital Audio Interface),DAI1"""
|
|
)
|
|
popup "SPORT (Serial Port)"
|
|
(
|
|
menuitem "SPORT0" "per , ""SPORT (Serial Port),SPORT0"""
|
|
menuitem "SPORT1" "per , ""SPORT (Serial Port),SPORT1"""
|
|
menuitem "SPORT2" "per , ""SPORT (Serial Port),SPORT2"""
|
|
menuitem "SPORT3" "per , ""SPORT (Serial Port),SPORT3"""
|
|
menuitem "SPORT4" "per , ""SPORT (Serial Port),SPORT4"""
|
|
menuitem "SPORT5" "per , ""SPORT (Serial Port),SPORT5"""
|
|
menuitem "SPORT6" "per , ""SPORT (Serial Port),SPORT6"""
|
|
menuitem "SPORT7" "per , ""SPORT (Serial Port),SPORT7"""
|
|
)
|
|
menuitem "PCG" "per , ""PCG (Precision Clock Generators)"""
|
|
popup "ASRC (Asynchronous Sample Rate Converter)"
|
|
(
|
|
menuitem "ASRC0" "per , ""ASRC (Asynchronous Sample Rate Converter),ASRC0"""
|
|
menuitem "ASRC1" "per , ""ASRC (Asynchronous Sample Rate Converter),ASRC0"""
|
|
)
|
|
popup "S/PDIF (Sony/Philips Digital Interface)"
|
|
(
|
|
menuitem "SPDIF0" "per , ""S/PDIF (Sony/Philips Digital Interface),SPDIF0"""
|
|
menuitem "SPDIF1" "per , ""S/PDIF (Sony/Philips Digital Interface),SPDIF1"""
|
|
)
|
|
popup "DMA (Direct Memory Access)"
|
|
(
|
|
menuitem "DMA0" "per , ""DMA (Direct Memory Access),DMA0"""
|
|
menuitem "DMA1" "per , ""DMA (Direct Memory Access),DMA1"""
|
|
menuitem "DMA2" "per , ""DMA (Direct Memory Access),DMA2"""
|
|
menuitem "DMA3" "per , ""DMA (Direct Memory Access),DMA3"""
|
|
menuitem "DMA4" "per , ""DMA (Direct Memory Access),DMA4"""
|
|
menuitem "DMA5" "per , ""DMA (Direct Memory Access),DMA5"""
|
|
menuitem "DMA6" "per , ""DMA (Direct Memory Access),DMA6"""
|
|
menuitem "DMA7" "per , ""DMA (Direct Memory Access),DMA7"""
|
|
menuitem "DMA8" "per , ""DMA (Direct Memory Access),DMA8"""
|
|
menuitem "DMA9" "per , ""DMA (Direct Memory Access),DMA9"""
|
|
menuitem "DMA10" "per , ""DMA (Direct Memory Access),DMA10"""
|
|
menuitem "DMA11" "per , ""DMA (Direct Memory Access),DMA11"""
|
|
menuitem "DMA12" "per , ""DMA (Direct Memory Access),DMA12"""
|
|
menuitem "DMA13" "per , ""DMA (Direct Memory Access),DMA13"""
|
|
menuitem "DMA14" "per , ""DMA (Direct Memory Access),DMA14"""
|
|
menuitem "DMA15" "per , ""DMA (Direct Memory Access),DMA15"""
|
|
menuitem "DMA16" "per , ""DMA (Direct Memory Access),DMA16"""
|
|
menuitem "DMA17" "per , ""DMA (Direct Memory Access),DMA17"""
|
|
menuitem "DMA18" "per , ""DMA (Direct Memory Access),DMA18"""
|
|
menuitem "DMA19" "per , ""DMA (Direct Memory Access),DMA19"""
|
|
menuitem "DMA20" "per , ""DMA (Direct Memory Access),DMA20"""
|
|
menuitem "DMA21" "per , ""DMA (Direct Memory Access),DMA21"""
|
|
menuitem "DMA22" "per , ""DMA (Direct Memory Access),DMA22"""
|
|
menuitem "DMA23" "per , ""DMA (Direct Memory Access),DMA23"""
|
|
menuitem "DMA24" "per , ""DMA (Direct Memory Access),DMA24"""
|
|
menuitem "DMA25" "per , ""DMA (Direct Memory Access),DMA25"""
|
|
menuitem "DMA26" "per , ""DMA (Direct Memory Access),DMA26"""
|
|
menuitem "DMA27" "per , ""DMA (Direct Memory Access),DMA27"""
|
|
menuitem "DMA28" "per , ""DMA (Direct Memory Access),DMA28"""
|
|
menuitem "DMA29" "per , ""DMA (Direct Memory Access),DMA29"""
|
|
menuitem "DMA30" "per , ""DMA (Direct Memory Access),DMA30"""
|
|
menuitem "DMA31" "per , ""DMA (Direct Memory Access),DMA31"""
|
|
menuitem "DMA32" "per , ""DMA (Direct Memory Access),DMA32"""
|
|
menuitem "DMA33" "per , ""DMA (Direct Memory Access),DMA33"""
|
|
menuitem "DMA34" "per , ""DMA (Direct Memory Access),DMA34"""
|
|
menuitem "DMA35" "per , ""DMA (Direct Memory Access),DMA35"""
|
|
menuitem "DMA36" "per , ""DMA (Direct Memory Access),DMA36"""
|
|
menuitem "DMA37" "per , ""DMA (Direct Memory Access),DMA37"""
|
|
menuitem "DMA38" "per , ""DMA (Direct Memory Access),DMA38"""
|
|
menuitem "DMA39" "per , ""DMA (Direct Memory Access),DMA39"""
|
|
menuitem "DMA40" "per , ""DMA (Direct Memory Access),DMA40"""
|
|
menuitem "DMA41" "per , ""DMA (Direct Memory Access),DMA41"""
|
|
menuitem "DMA42" "per , ""DMA (Direct Memory Access),DMA42"""
|
|
menuitem "DMA43" "per , ""DMA (Direct Memory Access),DMA43"""
|
|
menuitem "DMA44" "per , ""DMA (Direct Memory Access),DMA44"""
|
|
)
|
|
menuitem "EMDME" "per , ""EMDMA (Extended Memory DMA)"""
|
|
popup "CRC (Cyclic Redundancy Check)"
|
|
(
|
|
menuitem "CRC0" "per , ""CRC (Cyclic Redundancy Check),CRC0"""
|
|
menuitem "CRC1" "per , ""CRC (Cyclic Redundancy Check),CRC1"""
|
|
)
|
|
menuitem "HADC" "per , ""HADC (Housekeeping ADC)"""
|
|
menuitem "SPU" "per , ""SPU (System Protection Unit)"""
|
|
menuitem "PKA" "per , ""PKA (Public Key Accelerator)"""
|
|
menuitem "PKIC" "per , ""PKIC (Public Key Interrupt Controller)"""
|
|
popup "SWU (System Watchpoint Unit)"
|
|
(
|
|
menuitem "SWU0" "per , ""SWU (System Watchpoint Unit),SWU0"""
|
|
menuitem "SWU1" "per , ""SWU (System Watchpoint Unit),SWU1"""
|
|
menuitem "SWU2" "per , ""SWU (System Watchpoint Unit),SWU2"""
|
|
menuitem "SWU7" "per , ""SWU (System Watchpoint Unit),SWU7"""
|
|
menuitem "SWU8" "per , ""SWU (System Watchpoint Unit),SWU8"""
|
|
menuitem "SWU9" "per , ""SWU (System Watchpoint Unit),SWU9"""
|
|
menuitem "SWU10" "per , ""SWU (System Watchpoint Unit),SWU10"""
|
|
menuitem "SWU11" "per , ""SWU (System Watchpoint Unit),SWU11"""
|
|
menuitem "SWU12" "per , ""SWU (System Watchpoint Unit),SWU12"""
|
|
menuitem "SWU13" "per , ""SWU (System Watchpoint Unit),SWU13"""
|
|
)
|
|
menuitem "PKTE" "per , ""PKTE (Security Packet Engine)"""
|
|
menuitem "TMU" "per , ""TMU (Thermal Monitoring Unit)"""
|
|
menuitem "FIR" "per , ""FIR (FIR Accelerator)"""
|
|
menuitem "IIR" "per , ""IIR (IIR Accelerator)"""
|
|
menuitem "SCB" "per , ""SCB (System Crossbars)"""
|
|
menuitem "TRNG" "per , ""TRNG (True Random Number Generator)"""
|
|
popup "MEPU (Memory Error Protection Unit)"
|
|
(
|
|
menuitem "MEC0" "per , ""MEPU (Memory Error Protection Unit),MEC0"""
|
|
menuitem "MEC1" "per , ""MEPU (Memory Error Protection Unit),MEC1"""
|
|
menuitem "MEC2" "per , ""MEPU (Memory Error Protection Unit),MEC2"""
|
|
)
|
|
popup "DBG (System Debug and Trace Unit)"
|
|
(
|
|
menuitem "CSPFT0" "per , ""DBG (System Debug and Trace Unit),CSPFT0"""
|
|
menuitem "CSPFT1" "per , ""DBG (System Debug and Trace Unit),CSPFT1"""
|
|
menuitem "TAPC" "per , ""DBG (System Debug and Trace Unit),TAPC"""
|
|
)
|
|
)
|
|
)
|