346 lines
8.2 KiB
Plaintext
346 lines
8.2 KiB
Plaintext
; --------------------------------------------------------------------------------
|
|
; @Title: M251 Specific Menu
|
|
; @Props: Released
|
|
; @Author: PIW
|
|
; @Changelog: 2022-03-01 PIW
|
|
; @Manufacturer: NUVOTON - Nuvoton Technology Corp.
|
|
; @Core: Cortex-M23
|
|
; @Chip: M251EC2AE, M251FC2AE, M251KE3AE, M251KG6AE, M251LC2AE, M251LD2AE,
|
|
; M251LE3AE, M251LG6AE, M251SC2AE, M251SD2AE, M251SE3AE, M251SG6AE,
|
|
; M251ZC2AE, M251ZD2AE, M252EC2AE, M252FC2AE, M252KE3AE, M252KG6AE,
|
|
; M252LC2AE, M252LD2AE, M252LE3AE, M252LG6AE, M252SC2AE, M252SD2AE,
|
|
; M252SE3AE, M252SG6AE, M252ZC2AE, M252ZD2AE
|
|
; @Copyright: (C) 1989-2022 Lauterbach GmbH, licensed for use with TRACE32(R) only
|
|
; --------------------------------------------------------------------------------
|
|
; $Id: menm251.men 16339 2023-07-03 13:30:14Z pegold $
|
|
|
|
add
|
|
menu
|
|
(
|
|
IF SOFTWARE.BUILD.BASE()>=69655.
|
|
(
|
|
popup "&CPU"
|
|
(
|
|
separator
|
|
IF CPU.FEATURE(MMU)
|
|
(
|
|
popup "[:mmu]MMU"
|
|
(
|
|
menuitem "[:mmureg]MMU Control" "MMU.view"
|
|
separator
|
|
menuitem "[:mmu]MMU Table Dump" "MMU.DUMP.PageTable"
|
|
menuitem "[:mmu]MMU Table List" "MMU.List.PageTable"
|
|
separator
|
|
IF CPU.FEATURE(ITLBDUMP)
|
|
(
|
|
menuitem "[:mmu]ITLB Dump" "MMU.DUMP.ITLB"
|
|
)
|
|
IF CPU.FEATURE(DTLBDUMP)
|
|
(
|
|
menuitem "[:mmu]DTLB Dump" "MMU.DUMP.DTLB"
|
|
)
|
|
IF CPU.FEATURE(TLB0DUMP)
|
|
(
|
|
menuitem "[:mmu]TLB0 Dump (Associative)" "MMU.DUMP.TLB0"
|
|
)
|
|
IF CPU.FEATURE(TLB1DUMP)
|
|
(
|
|
menuitem "[:mmu]TLB1 Dump (Lockable)" "MMU.DUMP.TLB1"
|
|
)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU")
|
|
(
|
|
popup "[:mmu]SMMU"
|
|
(
|
|
menuitem "[:chip]SMMU1 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU1 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU2")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU2 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU2 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU3")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU3 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU3 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU4")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU4 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU4 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU5")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU5 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU5 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU6")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU6 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU6 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
)
|
|
)
|
|
IF CPU.FEATURE(L1ICACHE)||CPU.FEATURE(L1DCACHE)||CPU.FEATURE(L2CACHE)
|
|
(
|
|
popup "[:cache]Cache"
|
|
(
|
|
IF CPU.FEATURE(L1ICACHEDUMP)
|
|
(
|
|
menuitem "[:cache]ICACHE Dump" "CACHE.DUMP IC"
|
|
menuitem "[:cache]ICACHE List" "CACHE.List IC"
|
|
menuitem "[:cache]ICACHE List Functions" "CACHE.ListFunc.IC"
|
|
)
|
|
IF CPU.FEATURE(L1DCACHEDUMP)
|
|
(
|
|
separator
|
|
menuitem "[:cache]DCACHE Dump" "CACHE.DUMP DC"
|
|
menuitem "[:cache]DCACHE List" "CACHE.List DC"
|
|
menuitem "[:cache]DCACHE List Variables" "CACHE.ListVar.DC"
|
|
)
|
|
IF CPU.FEATURE(L2CACHEDUMP)
|
|
(
|
|
separator
|
|
menuitem "[:cache]L2CACHE Dump" "CACHE.DUMP L2"
|
|
menuitem "[:cache]L2CACHE List" "CACHE.List L2"
|
|
menuitem "[:cache]L2CACHE List Variables" "CACHE.ListVar.L2"
|
|
)
|
|
)
|
|
)
|
|
)
|
|
popup "&Trace"
|
|
(
|
|
separator
|
|
IF COMPonent.AVAILable("ITM")
|
|
(
|
|
popup "ITM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]ITM settings..." "ITM.state"
|
|
separator
|
|
menuitem "[:alist]ITMTrace List" "ITMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("STM")
|
|
(
|
|
popup "STM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]STM settings..." "STM.state"
|
|
separator
|
|
menuitem "[:alist]STMTrace List" "STMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("HTM")
|
|
(
|
|
popup "HTM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]HTM settings..." "HTM.state"
|
|
separator
|
|
menuitem "[:alist]HTMTrace List" "HTMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("TPIU")
|
|
(
|
|
menuitem "[:oconfig]TPIU settings..." "TPIU.state"
|
|
)
|
|
IF COMPonent.AVAILable("ETR")
|
|
(
|
|
menuitem "[:oconfig]ETR settings..."
|
|
(
|
|
PRIVATE &pdd
|
|
&pdd=OS.PDD()
|
|
DO "&pdd/etc/embedded_trace_router/etr_utility.cmm"
|
|
)
|
|
)
|
|
)
|
|
popup "&Misc"
|
|
(
|
|
popup "Tools"
|
|
(
|
|
IF CPUIS64BIT()||CPU.FEATURE("SPR")
|
|
(
|
|
menuitem "ARM System Register Converter"
|
|
(
|
|
DO "~~/demo/arm/etc/systemregister/systemregister_converter.cmm"
|
|
)
|
|
)
|
|
IF CPU.FEATURE("C15")
|
|
(
|
|
menuitem "ARM Coprocessor Converter"
|
|
(
|
|
DO "~~/demo/arm/etc/coprocessor/coprocessor_converter.cmm"
|
|
)
|
|
)
|
|
)
|
|
)
|
|
popup "&Perf"
|
|
(
|
|
IF CPU.FEATURE(BMC)
|
|
(
|
|
before "Reset"
|
|
menuitem "[:bmc]Benchmark Counters" "BMC.state"
|
|
before "Reset"
|
|
separator
|
|
)
|
|
)
|
|
)
|
|
popup "Peripherals"
|
|
(
|
|
popup "[:chip]Core Registers (Cortex-M23)"
|
|
(
|
|
menuitem "[:chip]System Control" "per , ""Core Registers (Cortex-M23),System Control"""
|
|
menuitem "[:chip]MPU;Memory Protection Unit" "per , ""Core Registers (Cortex-M23),Memory Protection Unit (MPU)"""
|
|
menuitem "[:chip]SAU;Security Attribution Unit" "per , ""Core Registers (Cortex-M23),Security Attribution Unit (SAU)"""
|
|
menuitem "[:chip]NVIC;Nested Vectored Interrupt Controller" "per , ""Core Registers (Cortex-M23),Nested Vectored Interrupt Controller (NVIC)"""
|
|
popup "[:chip]Debug"
|
|
(
|
|
menuitem "[:chip]Core Debug" "per , ""Core Registers (Cortex-M23),Debug,Core Debug"""
|
|
menuitem "[:chip]FPB;Flash Patch and Breakpoint Unit" "per , ""Core Registers (Cortex-M23),Debug,Flash Patch and Breakpoint Unit (FPB)"""
|
|
menuitem "[:chip]DWT;Data Watchpoint and Trace Unit" "per , ""Core Registers (Cortex-M23),Debug,Data Watchpoint and Trace Unit (DWT)"""
|
|
)
|
|
)
|
|
separator
|
|
menuitem "ACMP01" "per , ""ACMP"""
|
|
popup "BPWM"
|
|
(
|
|
menuitem "BPWM0" "per , ""BPWM,BPWM0"""
|
|
menuitem "BPWM1" "per , ""BPWM,BPWM1"""
|
|
)
|
|
menuitem "CLK" "per , ""CLK"""
|
|
menuitem "CRC" "per , ""CRC"""
|
|
menuitem "CRYPTO" "per , ""CRYPTO"""
|
|
menuitem "DAC" "per , ""DAC"""
|
|
menuitem "PDMA" "per , ""DMA"""
|
|
menuitem "EADC" "per , ""EADC"""
|
|
menuitem "EBI" "per , ""EBI"""
|
|
menuitem "FMC" "per , ""FMC"""
|
|
menuitem "GPIO" "per , ""GPIO"""
|
|
popup "I2C"
|
|
(
|
|
menuitem "I2C0" "per , ""I2C,I2C0"""
|
|
menuitem "I2C1" "per , ""I2C,I2C1"""
|
|
)
|
|
menuitem "LCD" "per , ""LCD"""
|
|
menuitem "NMI" "per , ""NMI"""
|
|
menuitem "NVIC" "per , ""NVIC"""
|
|
menuitem "OPA" "per , ""OPA"""
|
|
menuitem "PSIO" "per , ""PSIO"""
|
|
popup "PWM"
|
|
(
|
|
menuitem "PWM0" "per , ""PWM,PWM0"""
|
|
menuitem "PWM1" "per , ""PWM,PWM1"""
|
|
)
|
|
menuitem "QSPI0" "per , ""QSPI"""
|
|
menuitem "RTC" "per , ""RTC"""
|
|
menuitem "SC0" "per , ""SC"""
|
|
popup "SPI"
|
|
(
|
|
menuitem "SPI1" "per , ""SPI,SPI1"""
|
|
menuitem "SPI2" "per , ""SPI,SPI2"""
|
|
)
|
|
menuitem "SYS" "per , ""SYS"""
|
|
menuitem "SCS" "per , ""SYST_SCR"""
|
|
popup "TIMER"
|
|
(
|
|
menuitem "TMR01" "per , ""TIMER,TMR01"""
|
|
menuitem "TMR23" "per , ""TIMER,TMR23"""
|
|
)
|
|
popup "UART"
|
|
(
|
|
menuitem "UART0" "per , ""UART,UART0"""
|
|
menuitem "UART1" "per , ""UART,UART1"""
|
|
menuitem "UART2" "per , ""UART,UART2"""
|
|
menuitem "UART3" "per , ""UART,UART3"""
|
|
)
|
|
menuitem "USBD" "per , ""USBD"""
|
|
popup "USCII2C"
|
|
(
|
|
menuitem "UI2C0" "per , ""USCII2C,UI2C0"""
|
|
menuitem "UI2C1" "per , ""USCII2C,UI2C1"""
|
|
menuitem "UI2C2" "per , ""USCII2C,UI2C2"""
|
|
)
|
|
popup "USCISPI"
|
|
(
|
|
menuitem "USPI0" "per , ""USCISPI,USPI0"""
|
|
menuitem "USPI1" "per , ""USCISPI,USPI1"""
|
|
menuitem "USPI2" "per , ""USCISPI,USPI2"""
|
|
)
|
|
popup "USCIUART"
|
|
(
|
|
menuitem "UUART0" "per , ""USCIUART,UUART0"""
|
|
menuitem "UUART1" "per , ""USCIUART,UUART1"""
|
|
menuitem "UUART2" "per , ""USCIUART,UUART2"""
|
|
)
|
|
menuitem "WDT" "per , ""WDT"""
|
|
menuitem "WWDT" "per , ""WWDT"""
|
|
)
|
|
)
|