373 lines
14 KiB
Plaintext
373 lines
14 KiB
Plaintext
; --------------------------------------------------------------------------------
|
|
; @Title: AT91SAM9M10/11 Specific Menu
|
|
; @Props: Released
|
|
; @Author: BUJ, DAN, RAF
|
|
; @Changelog:
|
|
; 2010-03-25
|
|
; 2012-11-06
|
|
; @Manufacturer: ATMEL - Atmel Corporation
|
|
; @Core: ARM926EJ-S
|
|
; @Copyright: (C) 1989-2016 Lauterbach GmbH, licensed for use with TRACE32(R) only
|
|
; --------------------------------------------------------------------------------
|
|
; $Id: menat91sam9m.men 16339 2023-07-03 13:30:14Z pegold $
|
|
|
|
add
|
|
menu
|
|
(
|
|
IF SOFTWARE.BUILD.BASE()>=69655.
|
|
(
|
|
popup "&CPU"
|
|
(
|
|
separator
|
|
IF CPU.FEATURE(MMU)
|
|
(
|
|
popup "[:mmu]MMU"
|
|
(
|
|
menuitem "[:mmureg]MMU Control" "MMU.view"
|
|
separator
|
|
menuitem "[:mmu]MMU Table Dump" "MMU.DUMP.PageTable"
|
|
menuitem "[:mmu]MMU Table List" "MMU.List.PageTable"
|
|
separator
|
|
IF CPU.FEATURE(ITLBDUMP)
|
|
(
|
|
menuitem "[:mmu]ITLB Dump" "MMU.DUMP.ITLB"
|
|
)
|
|
IF CPU.FEATURE(DTLBDUMP)
|
|
(
|
|
menuitem "[:mmu]DTLB Dump" "MMU.DUMP.DTLB"
|
|
)
|
|
IF CPU.FEATURE(TLB0DUMP)
|
|
(
|
|
menuitem "[:mmu]TLB0 Dump (Associative)" "MMU.DUMP.TLB0"
|
|
)
|
|
IF CPU.FEATURE(TLB1DUMP)
|
|
(
|
|
menuitem "[:mmu]TLB1 Dump (Lockable)" "MMU.DUMP.TLB1"
|
|
)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU")
|
|
(
|
|
popup "[:mmu]SMMU"
|
|
(
|
|
menuitem "[:chip]SMMU1 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU1 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU2")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU2 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU2 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU3")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU3 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU3 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU4")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU4 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU4 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU5")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU5 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU5 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU6")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU6 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU6 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
)
|
|
)
|
|
IF CPU.FEATURE(L1ICACHE)||CPU.FEATURE(L1DCACHE)||CPU.FEATURE(L2CACHE)
|
|
(
|
|
popup "[:cache]Cache"
|
|
(
|
|
IF CPU.FEATURE(L1ICACHEDUMP)
|
|
(
|
|
menuitem "[:cache]ICACHE Dump" "CACHE.DUMP IC"
|
|
menuitem "[:cache]ICACHE List" "CACHE.List IC"
|
|
menuitem "[:cache]ICACHE List Functions" "CACHE.ListFunc.IC"
|
|
)
|
|
IF CPU.FEATURE(L1DCACHEDUMP)
|
|
(
|
|
separator
|
|
menuitem "[:cache]DCACHE Dump" "CACHE.DUMP DC"
|
|
menuitem "[:cache]DCACHE List" "CACHE.List DC"
|
|
menuitem "[:cache]DCACHE List Variables" "CACHE.ListVar.DC"
|
|
)
|
|
IF CPU.FEATURE(L2CACHEDUMP)
|
|
(
|
|
separator
|
|
menuitem "[:cache]L2CACHE Dump" "CACHE.DUMP L2"
|
|
menuitem "[:cache]L2CACHE List" "CACHE.List L2"
|
|
menuitem "[:cache]L2CACHE List Variables" "CACHE.ListVar.L2"
|
|
)
|
|
)
|
|
)
|
|
)
|
|
popup "&Trace"
|
|
(
|
|
separator
|
|
IF COMPonent.AVAILable("ITM")
|
|
(
|
|
popup "ITM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]ITM settings..." "ITM.state"
|
|
separator
|
|
menuitem "[:alist]ITMTrace List" "ITMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("STM")
|
|
(
|
|
popup "STM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]STM settings..." "STM.state"
|
|
separator
|
|
menuitem "[:alist]STMTrace List" "STMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("HTM")
|
|
(
|
|
popup "HTM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]HTM settings..." "HTM.state"
|
|
separator
|
|
menuitem "[:alist]HTMTrace List" "HTMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("TPIU")
|
|
(
|
|
menuitem "[:oconfig]TPIU settings..." "TPIU.state"
|
|
)
|
|
IF COMPonent.AVAILable("ETR")
|
|
(
|
|
menuitem "[:oconfig]ETR settings..."
|
|
(
|
|
PRIVATE &pdd
|
|
&pdd=OS.PDD()
|
|
DO "&pdd/etc/embedded_trace_router/etr_utility.cmm"
|
|
)
|
|
)
|
|
)
|
|
popup "&Misc"
|
|
(
|
|
popup "Tools"
|
|
(
|
|
IF CPUIS64BIT()||CPU.FEATURE("SPR")
|
|
(
|
|
menuitem "ARM System Register Converter"
|
|
(
|
|
DO "~~/demo/arm/etc/systemregister/systemregister_converter.cmm"
|
|
)
|
|
)
|
|
IF CPU.FEATURE("C15")
|
|
(
|
|
menuitem "ARM Coprocessor Converter"
|
|
(
|
|
DO "~~/demo/arm/etc/coprocessor/coprocessor_converter.cmm"
|
|
)
|
|
)
|
|
)
|
|
)
|
|
popup "&Perf"
|
|
(
|
|
IF CPU.FEATURE(BMC)
|
|
(
|
|
before "Reset"
|
|
menuitem "[:bmc]Benchmark Counters" "BMC.state"
|
|
before "Reset"
|
|
separator
|
|
)
|
|
)
|
|
)
|
|
popup "Peripherals"
|
|
(
|
|
popup "[:chip]Core"
|
|
(
|
|
menuitem "[:chip]ID Registers" "per , ""ARM Core Registers,ID Registers"""
|
|
menuitem "[:chip]MMU Control and Configuration" "per , ""ARM Core Registers,MMU Control and Configuration"""
|
|
menuitem "[:chip]Cache Control and Configuration" "per , ""ARM Core Registers,Cache Control and Configuration"""
|
|
menuitem "[:chip]TCM Control and Configuration" "per , ""ARM Core Registers,TCM Control and Configuration"""
|
|
menuitem "[:chip]Test and Debug" "per , ""ARM Core Registers,Test and Debug"""
|
|
menuitem "[:chip]ICEbreaker" "per , ""ARM Core Registers,ICEbreaker"""
|
|
)
|
|
separator
|
|
menuitem "RSTC" "per , ""RSTC (Reset Controller)"""
|
|
menuitem "RTC" "per , ""RTC (Real Time Clock)"""
|
|
menuitem "RTT" "per , ""RTT (Real-Time Timer)"""
|
|
menuitem "PIT" "per , ""PIT (Periodic Interval Timer)"""
|
|
menuitem "WDT" "per , ""WDT (Watchdog Timer)"""
|
|
menuitem "SHDWC" "per , ""SHDWC (Shutdown Controller)"""
|
|
menuitem "GPBR" "per , ""GPBR (General Purpose Backup Registers)"""
|
|
menuitem "MATRIX" "per , ""MATRIX (Bus Matrix)"""
|
|
popup "SMC"
|
|
(
|
|
menuitem "CS0" "per , ""SMC (Static Memory Controller),CS0"""
|
|
menuitem "CS1" "per , ""SMC (Static Memory Controller),CS1"""
|
|
menuitem "CS2" "per , ""SMC (Static Memory Controller),CS2"""
|
|
menuitem "CS3" "per , ""SMC (Static Memory Controller),CS3"""
|
|
menuitem "CS4" "per , ""SMC (Static Memory Controller),CS4"""
|
|
menuitem "CS5" "per , ""SMC (Static Memory Controller),CS5"""
|
|
menuitem "CS6" "per , ""SMC (Static Memory Controller),CS6"""
|
|
menuitem "CS7" "per , ""SMC (Static Memory Controller),CS7"""
|
|
menuitem "Delay I/O" "per , ""SMC (Static Memory Controller),Delay I/O Registers"""
|
|
)
|
|
popup "DDRSDRC"
|
|
(
|
|
menuitem "DDRSDRC0" "per , ""DDRSDRC (DDR/SDR SDRAM Controller),DDRSDRC0"""
|
|
menuitem "DDRSDRC1" "per , ""DDRSDRC (DDR/SDR SDRAM Controller),DDRSDRC1"""
|
|
)
|
|
menuitem "ECC" "per , ""ECC (Error Corrected Code)"""
|
|
menuitem "CLK GEN" "per , ""Clock Generator"""
|
|
menuitem "PMC" "per , ""PMC (Power Management Controller)"""
|
|
menuitem "AIC" "per , ""AIC (Advanced Interrupt Controller)"""
|
|
menuitem "DBGU" "per , ""DBGU (Debug Unit)"""
|
|
popup "PIO"
|
|
(
|
|
menuitem "PIO A" "per , ""PIO (Parallel Input/Output Controller),PIOA"""
|
|
menuitem "PIO B" "per , ""PIO (Parallel Input/Output Controller),PIOB"""
|
|
menuitem "PIO C" "per , ""PIO (Parallel Input/Output Controller),PIOC"""
|
|
menuitem "PIO D" "per , ""PIO (Parallel Input/Output Controller),PIOD"""
|
|
menuitem "PIO E" "per , ""PIO (Parallel Input/Output Controller),PIOE"""
|
|
)
|
|
popup "SPI"
|
|
(
|
|
menuitem "SPI0" "per , ""SPI (Serial Peripheral Interface),SPI0"""
|
|
menuitem "PDC_SPI0" "per , ""SPI (Serial Peripheral Interface),PDC_SPI0"""
|
|
menuitem "SPI1" "per , ""SPI (Serial Peripheral Interface),SPI1"""
|
|
menuitem "PDC_SPI1" "per , ""SPI (Serial Peripheral Interface),PDC_SPI1"""
|
|
)
|
|
popup "TWI"
|
|
(
|
|
menuitem "TWI 1" "per , ""TWI (Two-wire Interface),TWI 1"""
|
|
menuitem "TWI 2" "per , ""TWI (Two-wire Interface),TWI 2"""
|
|
)
|
|
popup "USART"
|
|
(
|
|
menuitem "USART0" "per , ""USART (Universal Synchronous/Asynchronous Receiver/Transmitter),USART0"""
|
|
menuitem "PDC_USART0" "per , ""USART (Universal Synchronous/Asynchronous Receiver/Transmitter),PDC_USART0"""
|
|
menuitem "USART1" "per , ""USART (Universal Synchronous/Asynchronous Receiver/Transmitter),USART1"""
|
|
menuitem "PDC_USART1" "per , ""USART (Universal Synchronous/Asynchronous Receiver/Transmitter),PDC_USART1"""
|
|
menuitem "USART2" "per , ""USART (Universal Synchronous/Asynchronous Receiver/Transmitter),USART2"""
|
|
menuitem "PDC_USART2" "per , ""USART (Universal Synchronous/Asynchronous Receiver/Transmitter),PDC_USART2"""
|
|
menuitem "USART3" "per , ""USART (Universal Synchronous/Asynchronous Receiver/Transmitter),USART3"""
|
|
menuitem "PDC_USART3" "per , ""USART (Universal Synchronous/Asynchronous Receiver/Transmitter),PDC_USART3"""
|
|
)
|
|
popup "SSC"
|
|
(
|
|
menuitem "SSC0" "per , ""SSC (Synchronous Serial Controller),SSC0"""
|
|
menuitem "PDC_SSC0" "per , ""SSC (Synchronous Serial Controller),PDC_SSC0"""
|
|
menuitem "SSC1" "per , ""SSC (Synchronous Serial Controller),SSC1"""
|
|
menuitem "PDC_SSC1" "per , ""SSC (Synchronous Serial Controller),PDC_SSC1"""
|
|
)
|
|
popup "TC"
|
|
(
|
|
menuitem "TC Channel 0" "per , ""TC (Timer/Counter),TC Channel 0"""
|
|
menuitem "TC Channel 1" "per , ""TC (Timer/Counter),TC Channel 1"""
|
|
menuitem "TC Channel 2" "per , ""TC (Timer/Counter),TC Channel 2"""
|
|
menuitem "Block Registers (TC0/TC1/TC2)" "per , ""TC (Timer/Counter),Block Registers (TC0/TC1/TC2)"""
|
|
menuitem "TC Channel 3" "per , ""TC (Timer/Counter),TC Channel 3"""
|
|
menuitem "TC Channel 4" "per , ""TC (Timer/Counter),TC Channel 4"""
|
|
menuitem "TC Channel 5" "per , ""TC (Timer/Counter),TC Channel 5"""
|
|
menuitem "Block Registers (TC3/TC4/TC5)" "per , ""TC (Timer/Counter),Block Registers (TC3/TC4/TC5)"""
|
|
)
|
|
popup "MCI"
|
|
(
|
|
menuitem "MCI 0" "per , ""MCI (MultiMedia Card Interface),MCI 0"""
|
|
menuitem "PDC_MCI 0" "per , ""MCI (MultiMedia Card Interface),PDC_MCI 0"""
|
|
menuitem "MCI 1" "per , ""MCI (MultiMedia Card Interface),MCI 1"""
|
|
menuitem "PDC_MCI 1" "per , ""MCI (MultiMedia Card Interface),PDC_MCI 1"""
|
|
)
|
|
menuitem "EMAC" "per , ""EMAC (Ethernet MAC 10/100)"""
|
|
popup "UHP OHCI"
|
|
(
|
|
menuitem "Control and Status Partition" "per , ""UHPHS OHCI (USB High Speed Host Port),Control and Status Partition"""
|
|
menuitem "Memory Pointer Partition" "per , ""UHPHS OHCI (USB High Speed Host Port),Memory Pointer Partition"""
|
|
menuitem "Frame Counter Partition" "per , ""UHPHS OHCI (USB High Speed Host Port),Frame Counter Partition"""
|
|
menuitem "Root Hub Partition" "per , ""UHPHS OHCI (USB High Speed Host Port),Root Hub Partition"""
|
|
)
|
|
menuitem "UHP EHCI" "per , ""UHPHS EHCI (USB High Speed Host Port)"""
|
|
menuitem "UDP" "per , ""UDPHS (USB High Speed Device Port)"""
|
|
menuitem "ISI" "per , ""ISI (Image Sensor Interface)"""
|
|
menuitem "TSADCC" "per , ""TSADCC (Touch Screen ADC Controller)"""
|
|
menuitem "DMAC" "per , ""DMAC (Direct Memory Access Controller)"""
|
|
menuitem "PWM" "per , ""PWM (Pulse Width Modulation Controller)"""
|
|
menuitem "AC97" "per , ""AC97 (Audio Codec 97)"""
|
|
menuitem "AES" "per , ""AES (Advanced Encryption Standard)"""
|
|
menuitem "TDES" "per , ""TDES (Triple Data Encryption Standard)"""
|
|
menuitem "SHA" "per , ""SHA (Secure Hash Algorithm)"""
|
|
menuitem "TRNG" "per , ""TRNG (True Random Number Generator)"""
|
|
menuitem "VDEC" "per , ""VDEC (Video Decoder)"""
|
|
menuitem "LCDC" "per , ""LCDC (LCD Controller)"""
|
|
)
|
|
)
|