424 lines
15 KiB
Plaintext
424 lines
15 KiB
Plaintext
; --------------------------------------------------------------------------------
|
|
; @Title: TMS570LS31xx Specific Menu
|
|
; @Props: Released
|
|
; @Author: CIN, TPP, KKW, JAM, MKO, JAS, MIC, DLI, PAM
|
|
; @Changelog: 2011-07-28 CIN
|
|
; 2014-03-18 TPP
|
|
; 2015-01-07 KKW
|
|
; 2019-06-05 PAM
|
|
; @Manufacturer: TI - Texas Instruments
|
|
; @Core: Cortex-R4F
|
|
; @Chip: TMS570LS3137-EP, TMS570LS3134, TMS570LS3135, TMS570LS3136,
|
|
; TMS570LS3137PGE, TMS570LS3137ZWT, TMS570LS30336, TMS570LS3137-ZWT
|
|
; @Copyright: (C) 1989-2019 Lauterbach GmbH, licensed for use with TRACE32(R) only
|
|
; --------------------------------------------------------------------------------
|
|
; $Id: mentms570ls31xx.men 16339 2023-07-03 13:30:14Z pegold $
|
|
|
|
add
|
|
menu
|
|
(
|
|
IF SOFTWARE.BUILD.BASE()>=69655.
|
|
(
|
|
popup "&CPU"
|
|
(
|
|
separator
|
|
IF CPU.FEATURE(MMU)
|
|
(
|
|
popup "[:mmu]MMU"
|
|
(
|
|
menuitem "[:mmureg]MMU Control" "MMU.view"
|
|
separator
|
|
menuitem "[:mmu]MMU Table Dump" "MMU.DUMP.PageTable"
|
|
menuitem "[:mmu]MMU Table List" "MMU.List.PageTable"
|
|
separator
|
|
IF CPU.FEATURE(ITLBDUMP)
|
|
(
|
|
menuitem "[:mmu]ITLB Dump" "MMU.DUMP.ITLB"
|
|
)
|
|
IF CPU.FEATURE(DTLBDUMP)
|
|
(
|
|
menuitem "[:mmu]DTLB Dump" "MMU.DUMP.DTLB"
|
|
)
|
|
IF CPU.FEATURE(TLB0DUMP)
|
|
(
|
|
menuitem "[:mmu]TLB0 Dump (Associative)" "MMU.DUMP.TLB0"
|
|
)
|
|
IF CPU.FEATURE(TLB1DUMP)
|
|
(
|
|
menuitem "[:mmu]TLB1 Dump (Lockable)" "MMU.DUMP.TLB1"
|
|
)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU")
|
|
(
|
|
popup "[:mmu]SMMU"
|
|
(
|
|
menuitem "[:chip]SMMU1 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU1 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU2")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU2 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU2 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU3")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU3 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU3 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU4")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU4 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU4 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU5")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU5 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU5 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU6")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU6 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU6 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
)
|
|
)
|
|
IF CPU.FEATURE(L1ICACHE)||CPU.FEATURE(L1DCACHE)||CPU.FEATURE(L2CACHE)
|
|
(
|
|
popup "[:cache]Cache"
|
|
(
|
|
IF CPU.FEATURE(L1ICACHEDUMP)
|
|
(
|
|
menuitem "[:cache]ICACHE Dump" "CACHE.DUMP IC"
|
|
menuitem "[:cache]ICACHE List" "CACHE.List IC"
|
|
menuitem "[:cache]ICACHE List Functions" "CACHE.ListFunc.IC"
|
|
)
|
|
IF CPU.FEATURE(L1DCACHEDUMP)
|
|
(
|
|
separator
|
|
menuitem "[:cache]DCACHE Dump" "CACHE.DUMP DC"
|
|
menuitem "[:cache]DCACHE List" "CACHE.List DC"
|
|
menuitem "[:cache]DCACHE List Variables" "CACHE.ListVar.DC"
|
|
)
|
|
IF CPU.FEATURE(L2CACHEDUMP)
|
|
(
|
|
separator
|
|
menuitem "[:cache]L2CACHE Dump" "CACHE.DUMP L2"
|
|
menuitem "[:cache]L2CACHE List" "CACHE.List L2"
|
|
menuitem "[:cache]L2CACHE List Variables" "CACHE.ListVar.L2"
|
|
)
|
|
)
|
|
)
|
|
)
|
|
popup "&Trace"
|
|
(
|
|
separator
|
|
IF COMPonent.AVAILable("ITM")
|
|
(
|
|
popup "ITM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]ITM settings..." "ITM.state"
|
|
separator
|
|
menuitem "[:alist]ITMTrace List" "ITMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("STM")
|
|
(
|
|
popup "STM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]STM settings..." "STM.state"
|
|
separator
|
|
menuitem "[:alist]STMTrace List" "STMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("HTM")
|
|
(
|
|
popup "HTM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]HTM settings..." "HTM.state"
|
|
separator
|
|
menuitem "[:alist]HTMTrace List" "HTMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("TPIU")
|
|
(
|
|
menuitem "[:oconfig]TPIU settings..." "TPIU.state"
|
|
)
|
|
IF COMPonent.AVAILable("ETR")
|
|
(
|
|
menuitem "[:oconfig]ETR settings..."
|
|
(
|
|
PRIVATE &pdd
|
|
&pdd=OS.PDD()
|
|
DO "&pdd/etc/embedded_trace_router/etr_utility.cmm"
|
|
)
|
|
)
|
|
)
|
|
popup "&Misc"
|
|
(
|
|
popup "Tools"
|
|
(
|
|
IF CPUIS64BIT()||CPU.FEATURE("SPR")
|
|
(
|
|
menuitem "ARM System Register Converter"
|
|
(
|
|
DO "~~/demo/arm/etc/systemregister/systemregister_converter.cmm"
|
|
)
|
|
)
|
|
IF CPU.FEATURE("C15")
|
|
(
|
|
menuitem "ARM Coprocessor Converter"
|
|
(
|
|
DO "~~/demo/arm/etc/coprocessor/coprocessor_converter.cmm"
|
|
)
|
|
)
|
|
)
|
|
)
|
|
popup "&Perf"
|
|
(
|
|
IF CPU.FEATURE(BMC)
|
|
(
|
|
before "Reset"
|
|
menuitem "[:bmc]Benchmark Counters" "BMC.state"
|
|
before "Reset"
|
|
separator
|
|
)
|
|
)
|
|
)
|
|
popup "Peripherals"
|
|
(
|
|
popup "[:chip]Core Registers (Cortex-R4F)"
|
|
(
|
|
menuitem "[:chip]ID Registers" "per , ""Core Registers (Cortex-R4F),ID Registers"""
|
|
menuitem "[:chip]System Control and Configuration" "per , ""Core Registers (Cortex-R4F),System Control and Configuration"""
|
|
menuitem "[:chip]MPU Control and Configuration" "per , ""Core Registers (Cortex-R4F),MPU Control and Configuration"""
|
|
menuitem "[:chip]Cache Control and Configuration" "per , ""Core Registers (Cortex-R4F),Cache Control and Configuration"""
|
|
menuitem "[:chip]TCM Control and Configuration" "per , ""Core Registers (Cortex-R4F),TCM Control and Configuration"""
|
|
menuitem "[:chip]System Performance Monitor" "per , ""Core Registers (Cortex-R4F),System Performance Monitor"""
|
|
separator
|
|
menuitem "[:chip]Debug Registers" "per , ""Core Registers (Cortex-R4F),Debug Registers"""
|
|
menuitem "[:chip]Breakpoint Registers" "per , ""Core Registers (Cortex-R4F),Breakpoint Registers"""
|
|
menuitem "[:chip]Watchpoint Control Registers" "per , ""Core Registers (Cortex-R4F),Watchpoint Control Registers"""
|
|
)
|
|
separator
|
|
if cpuis("TMS570LS3137-EP")
|
|
(
|
|
popup "SYS"
|
|
(
|
|
menuitem "SYS1" "per , ""SYS (System and Peripheral Control Registers),SYS1"""
|
|
menuitem "SYS2" "per , ""SYS (System and Peripheral Control Registers),SYS2"""
|
|
menuitem "PCR" "per , ""SYS (System and Peripheral Control Registers),PCR"""
|
|
)
|
|
)
|
|
menuitem "PMM" "per , ""PMM (Power Management Module)"""
|
|
menuitem "IOMM" "per , ""IOMM (I/O Multiplexing and Control Module)"""
|
|
if cpuis("TMS570LS3137-EP")
|
|
(
|
|
menuitem "FMC" "per , ""FMC (F021 Flash Module Controller)"""
|
|
)
|
|
popup "TCRAM"
|
|
(
|
|
menuitem "Even RAM ECC" "per , ""TCRAM (Tightly-Coupled RAM),Even RAM ECC"""
|
|
menuitem "Odd RAM ECC" "per , ""TCRAM (Tightly-Coupled RAM),Odd RAM ECC"""
|
|
)
|
|
menuitem "PBIST" "per , ""PBIST (Programmable Built-In Self-Test)"""
|
|
menuitem "STC" "per , ""STC (CPU Self-Test Controller)"""
|
|
menuitem "CCM-R4F" "per , ""CCM-R4F (CPU Compare Module for Cortex-R4F)"""
|
|
if cpuis("TMS570LS3137-EP")
|
|
(
|
|
popup "Oscillator and PLL"
|
|
(
|
|
menuitem "LPOCLKDET" "per , ""Oscillator and PLL,LPOCLKDET (Low-Power Oscillator and Clock Detect)"""
|
|
menuitem "PLL" "per , ""Oscillator and PLL,PLL (Phase-Locked Loop)"""
|
|
)
|
|
)
|
|
popup "DCC"
|
|
(
|
|
menuitem "DCC1" "per , ""DCC (Dual-Clock Comparator),DCC1"""
|
|
menuitem "DCC2" "per , ""DCC (Dual-Clock Comparator),DCC2"""
|
|
)
|
|
menuitem "ESM" "per , ""ESM (Error Signaling Module)"""
|
|
menuitem "RTI" "per , ""RTI (Real Time Interrupt)"""
|
|
menuitem "CRC" "per , ""CRC (Cyclic Redundancy Check Controller)"""
|
|
popup "VIM"
|
|
(
|
|
menuitem "Control Registers" "per , ""VIM (Vectored Interrupt Manager),Control Registers"""
|
|
menuitem "Parity-related Registers" "per , ""VIM (Vectored Interrupt Manager),Parity-related Registers"""
|
|
)
|
|
menuitem "DMA" "per , ""DMA (Direct Memory Access)"""
|
|
menuitem "EMIF" "per , ""EMIF (External Memory Interface)"""
|
|
menuitem "POM" "per , ""POM (Parameter Overlay Module)"""
|
|
if !cpuis("TMS570LS3137-EP")
|
|
(
|
|
popup "ADC"
|
|
(
|
|
menuitem "MIBADC1" "per , ""ADC (Analog to Digital Converter),MIBADC1"""
|
|
menuitem "MIBADC2" "per , ""ADC (Analog to Digital Converter),MIBADC2"""
|
|
)
|
|
)
|
|
else
|
|
(
|
|
popup "ADC"
|
|
(
|
|
menuitem "ADC1" "per , ""ADC (Analog to Digital Converter),ADC1"""
|
|
menuitem "ADC2" "per , ""ADC (Analog to Digital Converter),ADC2"""
|
|
)
|
|
)
|
|
if cpuis("TMS570LS3137-EP")
|
|
(
|
|
popup "N2HET"
|
|
(
|
|
menuitem "NHET1" "per , ""N2HET (New High End Timer),NHET1"""
|
|
menuitem "NHET2" "per , ""N2HET (New High End Timer),NHET2"""
|
|
)
|
|
)
|
|
else
|
|
(
|
|
popup "NHET"
|
|
(
|
|
menuitem "NHET1" "per , ""NHET (New High End Timer),NHET1"""
|
|
menuitem "NHET2" "per , ""NHET (New High End Timer),NHET2"""
|
|
)
|
|
)
|
|
popup "HTU"
|
|
(
|
|
menuitem "HTU1" "per , ""HTU (High End Timer Transfer Unit),HTU1"""
|
|
menuitem "HTU2" "per , ""HTU (High End Timer Transfer Unit),HTU2"""
|
|
)
|
|
popup "GPIO"
|
|
(
|
|
menuitem "GIO" "per , ""GPIO (General-Purpose Input/Output),GIO"""
|
|
menuitem "GIOA" "per , ""GPIO (General-Purpose Input/Output),GIOA"""
|
|
menuitem "GIOB" "per , ""GPIO (General-Purpose Input/Output),GIOB"""
|
|
)
|
|
if (cpuis("TMS570LS3135-PGE")||cpuis("TMS570LS3135-ZWT")||cpuis("TMS570LS3137-PGE")||cpuis("TMS570LS3137-ZWT")||cpuis("TMS570LS30336")||cpuis("TMS570LS3137-EP"))
|
|
(
|
|
popup "FLEXRAY"
|
|
(
|
|
menuitem "Communication Controller" "per , ""FLEXRAY,Communication Controller"""
|
|
menuitem "Transfer Unit" "per , ""FLEXRAY,Transfer Unit"""
|
|
)
|
|
)
|
|
popup "DCAN"
|
|
(
|
|
menuitem "DCAN1" "per , ""DCAN (Controller Area Network),DCAN1"""
|
|
menuitem "DCAN2" "per , ""DCAN (Controller Area Network),DCAN2"""
|
|
menuitem "DCAN3" "per , ""DCAN (Controller Area Network),DCAN3"""
|
|
)
|
|
popup "MibSPIP"
|
|
(
|
|
menuitem "MibSPI1" "per , ""MibSPIP (Multi-Buffered Serial Peripheral Interface Module with Parallel Pin Option),MibSPI1"""
|
|
if (!cpuis("TMS570LS3137-PGE")&&!cpuis("TMS570LS30336"))
|
|
(
|
|
menuitem "SPI2" "per , ""MibSPIP (Multi-Buffered Serial Peripheral Interface Module with Parallel Pin Option),SPI2"""
|
|
)
|
|
menuitem "MibSPI3" "per , ""MibSPIP (Multi-Buffered Serial Peripheral Interface Module with Parallel Pin Option),MibSPI3"""
|
|
menuitem "SPI4" "per , ""MibSPIP (Multi-Buffered Serial Peripheral Interface Module with Parallel Pin Option),SPI4"""
|
|
menuitem "MibSPI5" "per , ""MibSPIP (Multi-Buffered Serial Peripheral Interface Module with Parallel Pin Option),MibSPI5"""
|
|
)
|
|
menuitem "SCI/LIN" "per , ""SCI/LIN (Serial Communication Interface and Local Interconnect Network)"""
|
|
menuitem "SCI" "per , ""SCI (Serial Communication Interface)"""
|
|
menuitem "I2C" "per , ""I2C (Inter-Integrated Circuit)"""
|
|
if (cpuis("TMS570LS3136")||cpuis("TMS570LS3137-PGE")||cpuis("TMS570LS3137-ZWT")||cpuis("TMS570LS30336")||cpuis("TMS570LS3137-EP"))
|
|
(
|
|
popup "EMAC/MDIO"
|
|
(
|
|
menuitem "EMAC Control Module" "per , ""EMAC/MDIO,EMAC Control Module"""
|
|
menuitem "MDIO" "per , ""EMAC/MDIO,MDIO (Management Data Input/Output)"""
|
|
menuitem "EMAC" "per , ""EMAC/MDIO,EMAC (Ethernet Media Access Controller)"""
|
|
)
|
|
)
|
|
if (!cpuis("TMS570LS3137-PGE")&&!cpuis("TMS570LS30336"))
|
|
(
|
|
menuitem "DMM" "per , ""DMM (Data Modification Module)"""
|
|
)
|
|
if (!cpuis("TMS570LS3137-PGE")&&!cpuis("TMS570LS30336"))
|
|
(
|
|
menuitem "RTP" "per , ""RTP (RAM Trace Port)"""
|
|
)
|
|
menuitem "eFuse Controller" "per , ""eFuse Controller"""
|
|
if !cpuis("TMS570LS3137-EP")
|
|
(
|
|
menuitem "FLASHWRAPPER" "per , ""FLASHWRAPPER"""
|
|
popup "SYS"
|
|
(
|
|
menuitem "SYS1" "per , ""SYS (System Registers),SYS1"""
|
|
menuitem "SYS2" "per , ""SYS (System Registers),SYS2"""
|
|
)
|
|
menuitem "PCR" "per , ""PCR (Peripheral Central Resource)"""
|
|
popup "RAM WRAPPER"
|
|
(
|
|
menuitem "RAM Wrapper-Even" "per , ""RAM WRAPPER,RAM Wrapper-Even"""
|
|
menuitem "RAM Wrapper-Odd" "per , ""RAM WRAPPER,RAM Wrapper-Odd"""
|
|
)
|
|
)
|
|
)
|
|
)
|