350 lines
11 KiB
Plaintext
350 lines
11 KiB
Plaintext
; --------------------------------------------------------------------------------
|
|
; @Title: STM32WLE Specific Menu
|
|
; @Props: Released
|
|
; @Author: KWI, DAB
|
|
; @Changelog: 2021-06-25 KWI
|
|
; 2022-01-28 DAB
|
|
; @Manufacturer: STM - ST Microelectronics N.V.
|
|
; @Core: Cortex-M4F
|
|
; @Chip: STM32WLE4CC, STM32WLE4JC, STM32WLE5C8, STM32WLE5CB, STM32WLE5CC,
|
|
; STM32WLE5J8
|
|
; @Copyright: (C) 1989-2022 Lauterbach GmbH, licensed for use with TRACE32(R) only
|
|
; --------------------------------------------------------------------------------
|
|
; $Id: menstm32wle.men 16339 2023-07-03 13:30:14Z pegold $
|
|
|
|
add
|
|
menu
|
|
(
|
|
IF SOFTWARE.BUILD.BASE()>=69655.
|
|
(
|
|
popup "&CPU"
|
|
(
|
|
separator
|
|
IF CPU.FEATURE(MMU)
|
|
(
|
|
popup "[:mmu]MMU"
|
|
(
|
|
menuitem "[:mmureg]MMU Control" "MMU.view"
|
|
separator
|
|
menuitem "[:mmu]MMU Table Dump" "MMU.DUMP.PageTable"
|
|
menuitem "[:mmu]MMU Table List" "MMU.List.PageTable"
|
|
separator
|
|
IF CPU.FEATURE(ITLBDUMP)
|
|
(
|
|
menuitem "[:mmu]ITLB Dump" "MMU.DUMP.ITLB"
|
|
)
|
|
IF CPU.FEATURE(DTLBDUMP)
|
|
(
|
|
menuitem "[:mmu]DTLB Dump" "MMU.DUMP.DTLB"
|
|
)
|
|
IF CPU.FEATURE(TLB0DUMP)
|
|
(
|
|
menuitem "[:mmu]TLB0 Dump (Associative)" "MMU.DUMP.TLB0"
|
|
)
|
|
IF CPU.FEATURE(TLB1DUMP)
|
|
(
|
|
menuitem "[:mmu]TLB1 Dump (Lockable)" "MMU.DUMP.TLB1"
|
|
)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU")
|
|
(
|
|
popup "[:mmu]SMMU"
|
|
(
|
|
menuitem "[:chip]SMMU1 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU1 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU2")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU2 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU2 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU3")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU3 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU3 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU4")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU4 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU4 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU5")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU5 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU5 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU6")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU6 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU6 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
)
|
|
)
|
|
IF CPU.FEATURE(L1ICACHE)||CPU.FEATURE(L1DCACHE)||CPU.FEATURE(L2CACHE)
|
|
(
|
|
popup "[:cache]Cache"
|
|
(
|
|
IF CPU.FEATURE(L1ICACHEDUMP)
|
|
(
|
|
menuitem "[:cache]ICACHE Dump" "CACHE.DUMP IC"
|
|
menuitem "[:cache]ICACHE List" "CACHE.List IC"
|
|
menuitem "[:cache]ICACHE List Functions" "CACHE.ListFunc.IC"
|
|
)
|
|
IF CPU.FEATURE(L1DCACHEDUMP)
|
|
(
|
|
separator
|
|
menuitem "[:cache]DCACHE Dump" "CACHE.DUMP DC"
|
|
menuitem "[:cache]DCACHE List" "CACHE.List DC"
|
|
menuitem "[:cache]DCACHE List Variables" "CACHE.ListVar.DC"
|
|
)
|
|
IF CPU.FEATURE(L2CACHEDUMP)
|
|
(
|
|
separator
|
|
menuitem "[:cache]L2CACHE Dump" "CACHE.DUMP L2"
|
|
menuitem "[:cache]L2CACHE List" "CACHE.List L2"
|
|
menuitem "[:cache]L2CACHE List Variables" "CACHE.ListVar.L2"
|
|
)
|
|
)
|
|
)
|
|
)
|
|
popup "&Trace"
|
|
(
|
|
separator
|
|
IF COMPonent.AVAILable("ITM")
|
|
(
|
|
popup "ITM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]ITM settings..." "ITM.state"
|
|
separator
|
|
menuitem "[:alist]ITMTrace List" "ITMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("STM")
|
|
(
|
|
popup "STM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]STM settings..." "STM.state"
|
|
separator
|
|
menuitem "[:alist]STMTrace List" "STMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("HTM")
|
|
(
|
|
popup "HTM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]HTM settings..." "HTM.state"
|
|
separator
|
|
menuitem "[:alist]HTMTrace List" "HTMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("TPIU")
|
|
(
|
|
menuitem "[:oconfig]TPIU settings..." "TPIU.state"
|
|
)
|
|
IF COMPonent.AVAILable("ETR")
|
|
(
|
|
menuitem "[:oconfig]ETR settings..."
|
|
(
|
|
PRIVATE &pdd
|
|
&pdd=OS.PDD()
|
|
DO "&pdd/etc/embedded_trace_router/etr_utility.cmm"
|
|
)
|
|
)
|
|
)
|
|
popup "&Misc"
|
|
(
|
|
popup "Tools"
|
|
(
|
|
IF CPUIS64BIT()||CPU.FEATURE("SPR")
|
|
(
|
|
menuitem "ARM System Register Converter"
|
|
(
|
|
DO "~~/demo/arm/etc/systemregister/systemregister_converter.cmm"
|
|
)
|
|
)
|
|
IF CPU.FEATURE("C15")
|
|
(
|
|
menuitem "ARM Coprocessor Converter"
|
|
(
|
|
DO "~~/demo/arm/etc/coprocessor/coprocessor_converter.cmm"
|
|
)
|
|
)
|
|
)
|
|
)
|
|
popup "&Perf"
|
|
(
|
|
IF CPU.FEATURE(BMC)
|
|
(
|
|
before "Reset"
|
|
menuitem "[:bmc]Benchmark Counters" "BMC.state"
|
|
before "Reset"
|
|
separator
|
|
)
|
|
)
|
|
)
|
|
popup "Peripherals"
|
|
(
|
|
popup "[:chip]Core Registers (Cortex-M4F)"
|
|
(
|
|
menuitem "[:chip]System Control" "per , ""Core Registers (Cortex-M4F),System Control"""
|
|
menuitem "[:chip]MPU;Memory Protection Unit" "per , ""Core Registers (Cortex-M4F),Memory Protection Unit"""
|
|
menuitem "[:chip]NVIC;Nested Vectored Interrupt Controller" "per , ""Core Registers (Cortex-M4F),Nested Vectored Interrupt Controller"""
|
|
menuitem "[:chip]FPU;Floating-point Unit" "per , ""Core Registers (Cortex-M4F),Floating-point Unit"""
|
|
popup "[:chip]Debug"
|
|
(
|
|
menuitem "[:chip]Core Debug" "per , ""Core Registers (Cortex-M4F),Debug,Core Debug"""
|
|
menuitem "[:chip]FPB;Flash Patch and Breakpoint Unit" "per , ""Core Registers (Cortex-M4F),Debug,Flash Patch and Breakpoint Unit (FPB)"""
|
|
menuitem "[:chip]DWT;Data Watchpoint and Trace Unit" "per , ""Core Registers (Cortex-M4F),Debug,Data Watchpoint and Trace Unit (DWT)"""
|
|
)
|
|
)
|
|
separator
|
|
menuitem "TIM1" "per , ""ADAVANCETIM (Advanced-control timers)"""
|
|
menuitem "ADC" "per , ""ADC (Analog to digital convertor)"""
|
|
menuitem "AES" "per , ""AES (Advanced encryption standard hardware accelerator 1)"""
|
|
menuitem "COMP" "per , ""COMP (Comparator)"""
|
|
menuitem "CRC" "per , ""CRC (Cyclic redundancy check calculation unit)"""
|
|
menuitem "DAC" "per , ""DAC (Digital-to-analog converter)"""
|
|
menuitem "DBGMCU" "per , ""DBGMCU (Microcontroller Debug Unit)"""
|
|
popup "DMA (Direct memory access controller)"
|
|
(
|
|
menuitem "DMA1" "per , ""DMA (Direct memory access controller),DMA1"""
|
|
menuitem "DMA2" "per , ""DMA (Direct memory access controller),DMA2"""
|
|
)
|
|
menuitem "DMAMUX" "per , ""DMAMUX (DMA request multiplexer)"""
|
|
menuitem "EXTI" "per , ""EXTI (External interrupt/event controller)"""
|
|
menuitem "FLASH" "per , ""FLASH (Flash)"""
|
|
popup "GPIO (General Purpose I/O Ports And Peripheral I/O Lines)"
|
|
(
|
|
menuitem "GPIOA" "per , ""GPIO (General Purpose I/O Ports And Peripheral I/O Lines),GPIOA"""
|
|
menuitem "GPIOB" "per , ""GPIO (General Purpose I/O Ports And Peripheral I/O Lines),GPIOB"""
|
|
menuitem "GPIOC" "per , ""GPIO (General Purpose I/O Ports And Peripheral I/O Lines),GPIOC"""
|
|
menuitem "GPIOH" "per , ""GPIO (General Purpose I/O Ports And Peripheral I/O Lines),GPIOH"""
|
|
)
|
|
popup "GPTIM (General-purpose-timers)"
|
|
(
|
|
menuitem "TIM2" "per , ""GPTIM (General-purpose-timers),TIM2"""
|
|
menuitem "TIM16" "per , ""GPTIM (General-purpose-timers),TIM16"""
|
|
menuitem "TIM17" "per , ""GPTIM (General-purpose-timers),TIM17"""
|
|
)
|
|
menuitem "HSEM" "per , ""HSEM (Hardware semaphore)"""
|
|
popup "I2C (Inter-Integrated Circuit)"
|
|
(
|
|
menuitem "I2C1" "per , ""I2C (Inter-Integrated Circuit),I2C1"""
|
|
menuitem "I2C2" "per , ""I2C (Inter-Integrated Circuit),I2C2"""
|
|
menuitem "I2C3" "per , ""I2C (Inter-Integrated Circuit),I2C3"""
|
|
)
|
|
menuitem "IWDG" "per , ""IWDG (Independent watchdog)"""
|
|
popup "LPTIM (Low-power timer)"
|
|
(
|
|
menuitem "LPTIM1" "per , ""LPTIM (Low-power timer),LPTIM1"""
|
|
menuitem "LPTIM2" "per , ""LPTIM (Low-power timer),LPTIM2"""
|
|
menuitem "LPTIM3" "per , ""LPTIM (Low-power timer),LPTIM3"""
|
|
)
|
|
menuitem "MPU" "per , ""MPU (Memory protection unit)"""
|
|
popup "NVIC (Nested Vectored Interrupt Controller)"
|
|
(
|
|
menuitem "NVIC" "per , ""NVIC (Nested Vectored Interrupt Controller),NVIC"""
|
|
menuitem "NVIC_STIR" "per , ""NVIC (Nested Vectored Interrupt Controller),NVIC_STIR"""
|
|
)
|
|
menuitem "PKA" "per , ""PKA (Public key accelerator)"""
|
|
menuitem "PWR" "per , ""PWR (Power control)"""
|
|
menuitem "RCC" "per , ""RCC (Reset and clock control)"""
|
|
menuitem "RNG" "per , ""RNG (Random Number Generator)"""
|
|
menuitem "RTC" "per , ""RTC (Real-time Counter)"""
|
|
popup "SCB (System control block)"
|
|
(
|
|
menuitem "SCB" "per , ""SCB (System control block),SCB"""
|
|
menuitem "SCB_ACTRL" "per , ""SCB (System control block),SCB_ACTRL"""
|
|
)
|
|
popup "SPI (Serial peripheral interface/Inter-IC sound)"
|
|
(
|
|
menuitem "SPI1" "per , ""SPI (Serial peripheral interface/Inter-IC sound),SPI1"""
|
|
menuitem "SPI2" "per , ""SPI (Serial peripheral interface/Inter-IC sound),SPI2"""
|
|
menuitem "SPI3" "per , ""SPI (Serial peripheral interface/Inter-IC sound),SPI3"""
|
|
)
|
|
menuitem "STK" "per , ""STK (SysTick timer)"""
|
|
popup "SYSCFG (System configuration controller)"
|
|
(
|
|
menuitem "SYSCFG" "per , ""SYSCFG (System configuration controller),SYSCFG"""
|
|
menuitem "SYSCFG_CONTINUE" "per , ""SYSCFG (System configuration controller),SYSCFG_CONTINUE"""
|
|
)
|
|
menuitem "TAMP" "per , ""TAMP (Tamper and backup registers)"""
|
|
popup "USART (Universal synchronous asynchronous receiver transmitter)"
|
|
(
|
|
menuitem "LPUART" "per , ""USART (Universal synchronous asynchronous receiver transmitter),LPUART"""
|
|
menuitem "USART1" "per , ""USART (Universal synchronous asynchronous receiver transmitter),USART1"""
|
|
menuitem "USART2" "per , ""USART (Universal synchronous asynchronous receiver transmitter),USART2"""
|
|
)
|
|
menuitem "VREFBUF" "per , ""VREFBUF (Voltage reference buffer)"""
|
|
menuitem "WWDG" "per , ""WWDG (System window watchdog)"""
|
|
)
|
|
)
|