436 lines
14 KiB
Plaintext
436 lines
14 KiB
Plaintext
; --------------------------------------------------------------------------------
|
|
; @Title: R7FS5 Specific Menu
|
|
; @Props: Released
|
|
; @Author: MRD, PCC, PID, PIJ
|
|
; @Changelog: 2019-01-29 PIJ
|
|
; @Manufacturer: RENESAS - Renesas Technology, Corp.
|
|
; @Core: Cortex-M4F
|
|
; @Chip: R7FS5D57C2A01CLK, R7FS5D57C3A01CFB, R7FS5D57C3A01CFP, R7FS5D57A2A01CLK,
|
|
; R7FS5D57A3A01CFB, R7FS5D57A3A01CFP, R7FS5D97E2A01CBG, R7FS5D97E3A01CFC,
|
|
; R7FS5D97E2A01CLK, R7FS5D97E3A01CFB, R7FS5D97E3A01CFP, R7FS5D97C2A01CBG,
|
|
; R7FS5D97C3A01CFC, R7FS5D97C2A01CLK, R7FS5D97C3A01CFB, R7FS5D97C3A01CFP
|
|
; @Copyright: (C) 1989-2019 Lauterbach GmbH, licensed for use with TRACE32(R) only
|
|
; --------------------------------------------------------------------------------
|
|
; $Id: menr7fs5.men 16339 2023-07-03 13:30:14Z pegold $
|
|
|
|
add
|
|
menu
|
|
(
|
|
IF SOFTWARE.BUILD.BASE()>=69655.
|
|
(
|
|
popup "&CPU"
|
|
(
|
|
separator
|
|
IF CPU.FEATURE(MMU)
|
|
(
|
|
popup "[:mmu]MMU"
|
|
(
|
|
menuitem "[:mmureg]MMU Control" "MMU.view"
|
|
separator
|
|
menuitem "[:mmu]MMU Table Dump" "MMU.DUMP.PageTable"
|
|
menuitem "[:mmu]MMU Table List" "MMU.List.PageTable"
|
|
separator
|
|
IF CPU.FEATURE(ITLBDUMP)
|
|
(
|
|
menuitem "[:mmu]ITLB Dump" "MMU.DUMP.ITLB"
|
|
)
|
|
IF CPU.FEATURE(DTLBDUMP)
|
|
(
|
|
menuitem "[:mmu]DTLB Dump" "MMU.DUMP.DTLB"
|
|
)
|
|
IF CPU.FEATURE(TLB0DUMP)
|
|
(
|
|
menuitem "[:mmu]TLB0 Dump (Associative)" "MMU.DUMP.TLB0"
|
|
)
|
|
IF CPU.FEATURE(TLB1DUMP)
|
|
(
|
|
menuitem "[:mmu]TLB1 Dump (Lockable)" "MMU.DUMP.TLB1"
|
|
)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU")
|
|
(
|
|
popup "[:mmu]SMMU"
|
|
(
|
|
menuitem "[:chip]SMMU1 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU1 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU2")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU2 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU2 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU3")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU3 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU3 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU4")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU4 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU4 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU5")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU5 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU5 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU6")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU6 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU6 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
)
|
|
)
|
|
IF CPU.FEATURE(L1ICACHE)||CPU.FEATURE(L1DCACHE)||CPU.FEATURE(L2CACHE)
|
|
(
|
|
popup "[:cache]Cache"
|
|
(
|
|
IF CPU.FEATURE(L1ICACHEDUMP)
|
|
(
|
|
menuitem "[:cache]ICACHE Dump" "CACHE.DUMP IC"
|
|
menuitem "[:cache]ICACHE List" "CACHE.List IC"
|
|
menuitem "[:cache]ICACHE List Functions" "CACHE.ListFunc.IC"
|
|
)
|
|
IF CPU.FEATURE(L1DCACHEDUMP)
|
|
(
|
|
separator
|
|
menuitem "[:cache]DCACHE Dump" "CACHE.DUMP DC"
|
|
menuitem "[:cache]DCACHE List" "CACHE.List DC"
|
|
menuitem "[:cache]DCACHE List Variables" "CACHE.ListVar.DC"
|
|
)
|
|
IF CPU.FEATURE(L2CACHEDUMP)
|
|
(
|
|
separator
|
|
menuitem "[:cache]L2CACHE Dump" "CACHE.DUMP L2"
|
|
menuitem "[:cache]L2CACHE List" "CACHE.List L2"
|
|
menuitem "[:cache]L2CACHE List Variables" "CACHE.ListVar.L2"
|
|
)
|
|
)
|
|
)
|
|
)
|
|
popup "&Trace"
|
|
(
|
|
separator
|
|
IF COMPonent.AVAILable("ITM")
|
|
(
|
|
popup "ITM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]ITM settings..." "ITM.state"
|
|
separator
|
|
menuitem "[:alist]ITMTrace List" "ITMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("STM")
|
|
(
|
|
popup "STM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]STM settings..." "STM.state"
|
|
separator
|
|
menuitem "[:alist]STMTrace List" "STMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("HTM")
|
|
(
|
|
popup "HTM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]HTM settings..." "HTM.state"
|
|
separator
|
|
menuitem "[:alist]HTMTrace List" "HTMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("TPIU")
|
|
(
|
|
menuitem "[:oconfig]TPIU settings..." "TPIU.state"
|
|
)
|
|
IF COMPonent.AVAILable("ETR")
|
|
(
|
|
menuitem "[:oconfig]ETR settings..."
|
|
(
|
|
PRIVATE &pdd
|
|
&pdd=OS.PDD()
|
|
DO "&pdd/etc/embedded_trace_router/etr_utility.cmm"
|
|
)
|
|
)
|
|
)
|
|
popup "&Misc"
|
|
(
|
|
popup "Tools"
|
|
(
|
|
IF CPUIS64BIT()||CPU.FEATURE("SPR")
|
|
(
|
|
menuitem "ARM System Register Converter"
|
|
(
|
|
DO "~~/demo/arm/etc/systemregister/systemregister_converter.cmm"
|
|
)
|
|
)
|
|
IF CPU.FEATURE("C15")
|
|
(
|
|
menuitem "ARM Coprocessor Converter"
|
|
(
|
|
DO "~~/demo/arm/etc/coprocessor/coprocessor_converter.cmm"
|
|
)
|
|
)
|
|
)
|
|
)
|
|
popup "&Perf"
|
|
(
|
|
IF CPU.FEATURE(BMC)
|
|
(
|
|
before "Reset"
|
|
menuitem "[:bmc]Benchmark Counters" "BMC.state"
|
|
before "Reset"
|
|
separator
|
|
)
|
|
)
|
|
)
|
|
popup "Peripherals"
|
|
(
|
|
popup "[:chip]Core Registers (Cortex-M4F)"
|
|
(
|
|
menuitem "[:chip]System Control" "per , ""Core Registers (Cortex-M4F),System Control"""
|
|
menuitem "[:chip]MPU;Memory Protection Unit" "per , ""Core Registers (Cortex-M4F),Memory Protection Unit"""
|
|
menuitem "[:chip]NVIC;Nested Vectored Interrupt Controller" "per , ""Core Registers (Cortex-M4F),Nested Vectored Interrupt Controller"""
|
|
menuitem "[:chip]FPU;Floating-point Unit" "per , ""Core Registers (Cortex-M4F),Floating-point Unit"""
|
|
popup "[:chip]Debug"
|
|
(
|
|
menuitem "[:chip]Core Debug" "per , ""Core Registers (Cortex-M4F),Debug,Core Debug"""
|
|
menuitem "[:chip]FPB;Flash Patch and Breakpoint Unit" "per , ""Core Registers (Cortex-M4F),Debug,Flash Patch and Breakpoint Unit (FPB)"""
|
|
menuitem "[:chip]DWT;Data Watchpoint and Trace Unit" "per , ""Core Registers (Cortex-M4F),Debug,Data Watchpoint and Trace Unit (DWT)"""
|
|
)
|
|
)
|
|
separator
|
|
menuitem "MMF" "per , ""MMF (Memory Mirror Function)"""
|
|
menuitem "Resets" "per , ""Resets"""
|
|
menuitem "Option-Setting Memory" "per , ""Option-Setting Memory"""
|
|
menuitem "LVD" "per , ""LVD (Low Voltage Detection)"""
|
|
menuitem "CGC" "per , ""CGC (Clock Generation Circuit)"""
|
|
menuitem "CAC" "per , ""CAC (Clock Frequency Accuracy Measurement Circuit)"""
|
|
menuitem "LPM" "per , ""LPM (Low-Power Modes)"""
|
|
menuitem "BBF" "per , ""BBF (Battery Backup Function)"""
|
|
menuitem "RWP" "per , ""RWP (Register Write Protection)"""
|
|
menuitem "ICU" "per , ""ICU (Interrupt Controller Unit)"""
|
|
menuitem "Bus" "per , ""Bus"""
|
|
menuitem "MPU" "per , ""MPU (Memory Protection Unit)"""
|
|
popup "DMAC"
|
|
(
|
|
menuitem "DMAC Global" "per , ""DMAC (DMA Controller),Global"""
|
|
menuitem "DMAC 0" "per , ""DMAC (DMA Controller),DMAC 0"""
|
|
menuitem "DMAC 1" "per , ""DMAC (DMA Controller),DMAC 1"""
|
|
menuitem "DMAC 2" "per , ""DMAC (DMA Controller),DMAC 2"""
|
|
menuitem "DMAC 3" "per , ""DMAC (DMA Controller),DMAC 3"""
|
|
menuitem "DMAC 4" "per , ""DMAC (DMA Controller),DMAC 4"""
|
|
menuitem "DMAC 5" "per , ""DMAC (DMA Controller),DMAC 5"""
|
|
menuitem "DMAC 6" "per , ""DMAC (DMA Controller),DMAC 6"""
|
|
menuitem "DMAC 7" "per , ""DMAC (DMA Controller),DMAC 7"""
|
|
)
|
|
menuitem "DTC" "per , ""DTC (Data Transfer Controller)"""
|
|
menuitem "ELC" "per , ""ELC (Event Link Controller)"""
|
|
popup "I/O Ports"
|
|
(
|
|
menuitem "Port 0" "per , ""I/O Ports,Port 0"""
|
|
menuitem "Port 1" "per , ""I/O Ports,Port 1"""
|
|
menuitem "Port 2" "per , ""I/O Ports,Port 2"""
|
|
menuitem "Port 3" "per , ""I/O Ports,Port 3"""
|
|
menuitem "Port 4" "per , ""I/O Ports,Port 4"""
|
|
menuitem "Port 5" "per , ""I/O Ports,Port 5"""
|
|
menuitem "Port 6" "per , ""I/O Ports,Port 6"""
|
|
menuitem "Port 7" "per , ""I/O Ports,Port 7"""
|
|
menuitem "Port 8" "per , ""I/O Ports,Port 8"""
|
|
if cpuis("R7FS5D9*")
|
|
(
|
|
menuitem "Port 9" "per , ""I/O Ports,Port 9"""
|
|
menuitem "Port A" "per , ""I/O Ports,Port A"""
|
|
menuitem "Port B" "per , ""I/O Ports,Port B"""
|
|
)
|
|
)
|
|
menuitem "KINT" "per , ""KINT (Key Interrupt Function)"""
|
|
menuitem "POEG" "per , ""POEG (Port Output Enable for GPT)"""
|
|
popup "GPT"
|
|
(
|
|
menuitem "Timer EH0" "per , ""GPT (General PWM Timer),Timer EH0"""
|
|
menuitem "Timer EH1" "per , ""GPT (General PWM Timer),Timer EH1"""
|
|
menuitem "Timer EH2" "per , ""GPT (General PWM Timer),Timer EH2"""
|
|
menuitem "Timer EH3" "per , ""GPT (General PWM Timer),Timer EH3"""
|
|
menuitem "Timer E4" "per , ""GPT (General PWM Timer),Timer E4"""
|
|
menuitem "Timer E5" "per , ""GPT (General PWM Timer),Timer E5"""
|
|
menuitem "Timer E6" "per , ""GPT (General PWM Timer),Timer E6"""
|
|
menuitem "Timer E7" "per , ""GPT (General PWM Timer),Timer E7"""
|
|
menuitem "Timer 8" "per , ""GPT (General PWM Timer),Timer 8"""
|
|
menuitem "Timer 9" "per , ""GPT (General PWM Timer),Timer 9"""
|
|
menuitem "Timer 10" "per , ""GPT (General PWM Timer),Timer 10"""
|
|
menuitem "Timer 11" "per , ""GPT (General PWM Timer),Timer 11"""
|
|
menuitem "Timer 12" "per , ""GPT (General PWM Timer),Timer 12"""
|
|
menuitem "Timer 13" "per , ""GPT (General PWM Timer),Timer 13"""
|
|
menuitem "Timer Common" "per , ""GPT (General PWM Timer),Common"""
|
|
)
|
|
menuitem "PWM" "per , ""PWM (Delay Generation Circuit)"""
|
|
popup "AGT"
|
|
(
|
|
menuitem "AGT0" "per , ""AGT (Asynchronous General-Purpose Timer),AGT0"""
|
|
menuitem "AGT1" "per , ""AGT (Asynchronous General-Purpose Timer),AGT1"""
|
|
)
|
|
menuitem "RTC" "per , ""RTC (Realtime Clock)"""
|
|
menuitem "WDT" "per , ""WDT (Watchdog Timer)"""
|
|
menuitem "IWDT" "per , ""IWDT (Independent Watchdog Timer)"""
|
|
menuitem "ETHERC" "per , ""ETHERC (Ethernet MAC Controller)"""
|
|
if cpuis("R7FS5D9*")
|
|
(
|
|
menuitem "EPTPC" "per , ""EPTPC (Ethernet PTP Controller)"""
|
|
)
|
|
popup "EDMAC"
|
|
(
|
|
menuitem "EDMAC0" "per , ""EDMAC (Ethernet DMA Controller),EDMAC0"""
|
|
if cpuis("R7FS5D9*")
|
|
(
|
|
menuitem "PTPEDMAC" "per , ""EDMAC (Ethernet DMA Controller),PTPEDMAC"""
|
|
)
|
|
)
|
|
menuitem "USBFS" "per , ""USBFS (USB 2.0 Full-Speed Module)"""
|
|
if cpuis("R7FS5D9*")
|
|
(
|
|
menuitem "USBHS" "per , ""USBHS (USB 2.0 High-Speed Module)"""
|
|
)
|
|
popup "SCI"
|
|
(
|
|
menuitem "SCI0" "per , ""SCI (Serial Communications Interface),SCI0"""
|
|
menuitem "SCI1" "per , ""SCI (Serial Communications Interface),SCI1"""
|
|
menuitem "SCI2" "per , ""SCI (Serial Communications Interface),SCI2"""
|
|
menuitem "SCI3" "per , ""SCI (Serial Communications Interface),SCI3"""
|
|
menuitem "SCI4" "per , ""SCI (Serial Communications Interface),SCI4"""
|
|
menuitem "SCI5" "per , ""SCI (Serial Communications Interface),SCI5"""
|
|
menuitem "SCI6" "per , ""SCI (Serial Communications Interface),SCI6"""
|
|
menuitem "SCI7" "per , ""SCI (Serial Communications Interface),SCI7"""
|
|
menuitem "SCI8" "per , ""SCI (Serial Communications Interface),SCI8"""
|
|
menuitem "SCI9" "per , ""SCI (Serial Communications Interface),SCI9"""
|
|
)
|
|
menuitem "IrDA" "per , ""IrDA Interface"""
|
|
popup "IIC"
|
|
(
|
|
menuitem "IIC0" "per , ""IIC (I2C Bus Interface),IIC0"""
|
|
menuitem "IIC1" "per , ""IIC (I2C Bus Interface),IIC1"""
|
|
menuitem "IIC2" "per , ""IIC (I2C Bus Interface),IIC2"""
|
|
)
|
|
popup "CAN"
|
|
(
|
|
menuitem "CAN0" "per , ""CAN (Controller Area Network),CAN0"""
|
|
menuitem "CAN1" "per , ""CAN (Controller Area Network),CAN1"""
|
|
)
|
|
popup "SPI"
|
|
(
|
|
menuitem "SPI0" "per , ""SPI (Serial Peripheral Interface),SPI0"""
|
|
menuitem "SPI1" "per , ""SPI (Serial Peripheral Interface),SPI1"""
|
|
)
|
|
menuitem "QSPI" "per , ""QSPI (Quad Serial Peripheral Interface)"""
|
|
menuitem "CRC" "per , ""CRC (Cyclic Redundancy Check Calculator)"""
|
|
popup "SSI"
|
|
(
|
|
menuitem "SSI0" "per , ""SSI (Serial Sound Interface),SSI0"""
|
|
if !cpuis("R7FS5D5*")
|
|
(
|
|
menuitem "SSI1" "per , ""SSI (Serial Sound Interface),SSI1"""
|
|
)
|
|
)
|
|
menuitem "SRC" "per , ""SRC (Sampling Rate Converter)"""
|
|
popup "SDHI"
|
|
(
|
|
menuitem "SDHI0" "per , ""SDHI (SD/MMC Host Interface),SDHI0"""
|
|
menuitem "SDHI1" "per , ""SDHI (SD/MMC Host Interface),SDHI1"""
|
|
)
|
|
menuitem "PDC" "per , ""PDC (Parallel Data Capture Unit)"""
|
|
popup "ADC12"
|
|
(
|
|
menuitem "ADC0" "per , ""ADC12 (12-Bit A/D Converter),ADC0"""
|
|
menuitem "ADC1" "per , ""ADC12 (12-Bit A/D Converter),ADC1"""
|
|
)
|
|
menuitem "DAC12" "per , ""DAC12 (12-Bit D/A Converter)"""
|
|
menuitem "TSN" "per , ""TSN (Temperature Sensor)"""
|
|
popup "ACMPHS"
|
|
(
|
|
menuitem "Channel 0" "per , ""ACMPHS (High-Speed Analog Comparator),Channel 0"""
|
|
menuitem "Channel 1" "per , ""ACMPHS (High-Speed Analog Comparator),Channel 1"""
|
|
menuitem "Channel 2" "per , ""ACMPHS (High-Speed Analog Comparator),Channel 2"""
|
|
menuitem "Channel 3" "per , ""ACMPHS (High-Speed Analog Comparator),Channel 3"""
|
|
menuitem "Channel 4" "per , ""ACMPHS (High-Speed Analog Comparator),Channel 4"""
|
|
menuitem "Channel 5" "per , ""ACMPHS (High-Speed Analog Comparator),Channel 5"""
|
|
)
|
|
menuitem "CTSU" "per , ""CTSU (Capacitive Touch Sensing Unit)"""
|
|
menuitem "DOC" "per , ""DOC (Data Operation Circuit)"""
|
|
menuitem "SRAM" "per , ""SRAM"""
|
|
menuitem "Flash Memory" "per , ""Flash Memory"""
|
|
if cpuis("R7FS5D9*")
|
|
(
|
|
menuitem "DRW" "per , ""DRW (2D Drawing Engine)"""
|
|
menuitem "JPEGC" "per , ""JPEG Codec"""
|
|
menuitem "GLCDC" "per , ""GLCDC (Graphics LCD Controller)"""
|
|
)
|
|
)
|
|
)
|