359 lines
9.2 KiB
Plaintext
359 lines
9.2 KiB
Plaintext
; --------------------------------------------------------------------------------
|
|
; @Title: IMXRT1015 Specific Menu
|
|
; @Props: Released
|
|
; @Author: BGI, RSA
|
|
; @Changelog: 2019-04-24 BGI
|
|
; 2022-02-17 RSA
|
|
; @Manufacturer: NXP - NXP Semiconductors
|
|
; @Core: Cortex-M7F
|
|
; @Chip: IMXRT1015
|
|
; @Copyright: (C) 1989-2022 Lauterbach GmbH, licensed for use with TRACE32(R) only
|
|
; --------------------------------------------------------------------------------
|
|
; $Id: menimxrt1015.men 16339 2023-07-03 13:30:14Z pegold $
|
|
|
|
add
|
|
menu
|
|
(
|
|
IF SOFTWARE.BUILD.BASE()>=69655.
|
|
(
|
|
popup "&CPU"
|
|
(
|
|
separator
|
|
IF CPU.FEATURE(MMU)
|
|
(
|
|
popup "[:mmu]MMU"
|
|
(
|
|
menuitem "[:mmureg]MMU Control" "MMU.view"
|
|
separator
|
|
menuitem "[:mmu]MMU Table Dump" "MMU.DUMP.PageTable"
|
|
menuitem "[:mmu]MMU Table List" "MMU.List.PageTable"
|
|
separator
|
|
IF CPU.FEATURE(ITLBDUMP)
|
|
(
|
|
menuitem "[:mmu]ITLB Dump" "MMU.DUMP.ITLB"
|
|
)
|
|
IF CPU.FEATURE(DTLBDUMP)
|
|
(
|
|
menuitem "[:mmu]DTLB Dump" "MMU.DUMP.DTLB"
|
|
)
|
|
IF CPU.FEATURE(TLB0DUMP)
|
|
(
|
|
menuitem "[:mmu]TLB0 Dump (Associative)" "MMU.DUMP.TLB0"
|
|
)
|
|
IF CPU.FEATURE(TLB1DUMP)
|
|
(
|
|
menuitem "[:mmu]TLB1 Dump (Lockable)" "MMU.DUMP.TLB1"
|
|
)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU")
|
|
(
|
|
popup "[:mmu]SMMU"
|
|
(
|
|
menuitem "[:chip]SMMU1 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU1 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU2")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU2 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU2 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU3")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU3 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU3 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU4")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU4 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU4 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU5")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU5 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU5 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU6")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU6 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU6 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
)
|
|
)
|
|
IF CPU.FEATURE(L1ICACHE)||CPU.FEATURE(L1DCACHE)||CPU.FEATURE(L2CACHE)
|
|
(
|
|
popup "[:cache]Cache"
|
|
(
|
|
IF CPU.FEATURE(L1ICACHEDUMP)
|
|
(
|
|
menuitem "[:cache]ICACHE Dump" "CACHE.DUMP IC"
|
|
menuitem "[:cache]ICACHE List" "CACHE.List IC"
|
|
menuitem "[:cache]ICACHE List Functions" "CACHE.ListFunc.IC"
|
|
)
|
|
IF CPU.FEATURE(L1DCACHEDUMP)
|
|
(
|
|
separator
|
|
menuitem "[:cache]DCACHE Dump" "CACHE.DUMP DC"
|
|
menuitem "[:cache]DCACHE List" "CACHE.List DC"
|
|
menuitem "[:cache]DCACHE List Variables" "CACHE.ListVar.DC"
|
|
)
|
|
IF CPU.FEATURE(L2CACHEDUMP)
|
|
(
|
|
separator
|
|
menuitem "[:cache]L2CACHE Dump" "CACHE.DUMP L2"
|
|
menuitem "[:cache]L2CACHE List" "CACHE.List L2"
|
|
menuitem "[:cache]L2CACHE List Variables" "CACHE.ListVar.L2"
|
|
)
|
|
)
|
|
)
|
|
)
|
|
popup "&Trace"
|
|
(
|
|
separator
|
|
IF COMPonent.AVAILable("ITM")
|
|
(
|
|
popup "ITM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]ITM settings..." "ITM.state"
|
|
separator
|
|
menuitem "[:alist]ITMTrace List" "ITMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("STM")
|
|
(
|
|
popup "STM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]STM settings..." "STM.state"
|
|
separator
|
|
menuitem "[:alist]STMTrace List" "STMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("HTM")
|
|
(
|
|
popup "HTM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]HTM settings..." "HTM.state"
|
|
separator
|
|
menuitem "[:alist]HTMTrace List" "HTMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("TPIU")
|
|
(
|
|
menuitem "[:oconfig]TPIU settings..." "TPIU.state"
|
|
)
|
|
IF COMPonent.AVAILable("ETR")
|
|
(
|
|
menuitem "[:oconfig]ETR settings..."
|
|
(
|
|
PRIVATE &pdd
|
|
&pdd=OS.PDD()
|
|
DO "&pdd/etc/embedded_trace_router/etr_utility.cmm"
|
|
)
|
|
)
|
|
)
|
|
popup "&Misc"
|
|
(
|
|
popup "Tools"
|
|
(
|
|
IF CPUIS64BIT()||CPU.FEATURE("SPR")
|
|
(
|
|
menuitem "ARM System Register Converter"
|
|
(
|
|
DO "~~/demo/arm/etc/systemregister/systemregister_converter.cmm"
|
|
)
|
|
)
|
|
IF CPU.FEATURE("C15")
|
|
(
|
|
menuitem "ARM Coprocessor Converter"
|
|
(
|
|
DO "~~/demo/arm/etc/coprocessor/coprocessor_converter.cmm"
|
|
)
|
|
)
|
|
)
|
|
)
|
|
popup "&Perf"
|
|
(
|
|
IF CPU.FEATURE(BMC)
|
|
(
|
|
before "Reset"
|
|
menuitem "[:bmc]Benchmark Counters" "BMC.state"
|
|
before "Reset"
|
|
separator
|
|
)
|
|
)
|
|
)
|
|
popup "Peripherals"
|
|
(
|
|
popup "[:chip]Core Registers (Cortex-M7F)"
|
|
(
|
|
menuitem "[:chip]System Control" "per , ""Core Registers (Cortex-M7F),System Control"""
|
|
menuitem "[:chip]MPU;Memory Protection Unit" "per , ""Core Registers (Cortex-M7F),Memory Protection Unit (MPU)"""
|
|
menuitem "[:chip]NVIC;Nested Vectored Interrupt Controller" "per , ""Core Registers (Cortex-M7F),Nested Vectored Interrupt Controller (NVIC)"""
|
|
menuitem "[:chip]FPU;Floating-point Unit" "per , ""Core Registers (Cortex-M7F),Floating-point Unit (FPU)"""
|
|
popup "[:chip]Debug"
|
|
(
|
|
menuitem "[:chip]Core Debug" "per , ""Core Registers (Cortex-M7F),Debug,Core Debug"""
|
|
menuitem "[:chip]FPB;Flash Patch and Breakpoint Unit" "per , ""Core Registers (Cortex-M7F),Debug,Flash Patch and Breakpoint Unit (FPB)"""
|
|
menuitem "[:chip]DWT;Data Watchpoint and Trace Unit" "per , ""Core Registers (Cortex-M7F),Debug,Data Watchpoint and Trace Unit (DWT)"""
|
|
)
|
|
)
|
|
separator
|
|
popup "AIPSTZ"
|
|
(
|
|
menuitem "AIPSTZ1" "per , ""AIPSTZ,AIPSTZ1"""
|
|
menuitem "AIPSTZ2" "per , ""AIPSTZ,AIPSTZ2"""
|
|
menuitem "AIPSTZ3" "per , ""AIPSTZ,AIPSTZ3"""
|
|
menuitem "AIPSTZ4" "per , ""AIPSTZ,AIPSTZ4"""
|
|
)
|
|
menuitem "DCDC" "per , ""DCDC"""
|
|
menuitem "PIT" "per , ""PIT"""
|
|
menuitem "IOMUXC_SNVS_GPR" "per , ""IOMUXC_SNVS_GPR"""
|
|
menuitem "IOMUXC_SNVS" "per , ""IOMUXC_SNVS"""
|
|
menuitem "IOMUXC_GPR" "per , ""IOMUXC_GPR"""
|
|
menuitem "FLEXRAM" "per , ""FLEXRAM"""
|
|
menuitem "EWM" "per , ""EWM"""
|
|
popup "WDOG"
|
|
(
|
|
menuitem "WDOG1" "per , ""WDOG,WDOG1"""
|
|
menuitem "WDOG2" "per , ""WDOG,WDOG2"""
|
|
)
|
|
menuitem "RTWDOG" "per , ""RTWDOG"""
|
|
menuitem "ADC1" "per , ""ADC"""
|
|
menuitem "TRNG" "per , ""TRNG"""
|
|
menuitem "SNVS" "per , ""SNVS"""
|
|
menuitem "CCM_ANALOG" "per , ""CCM_ANALOG"""
|
|
menuitem "PMU" "per , ""PMU"""
|
|
menuitem "TEMPMON" "per , ""TEMPMON"""
|
|
menuitem "USB_ANALOG" "per , ""USB_ANALOG"""
|
|
menuitem "XTALOSC24M" "per , ""XTALOSC24M"""
|
|
menuitem "USBPHY" "per , ""USBPHY"""
|
|
menuitem "CSU" "per , ""CSU"""
|
|
menuitem "DMA0" "per , ""DMA"""
|
|
menuitem "DMAMUX" "per , ""DMAMUX"""
|
|
menuitem "GPC" "per , ""GPC"""
|
|
menuitem "PGC" "per , ""PGC"""
|
|
menuitem "SRC" "per , ""SRC"""
|
|
menuitem "CCM" "per , ""CCM"""
|
|
menuitem "ROMC" "per , ""ROMC"""
|
|
popup "LPUART"
|
|
(
|
|
menuitem "LPUART1" "per , ""LPUART,LPUART1"""
|
|
menuitem "LPUART2" "per , ""LPUART,LPUART2"""
|
|
menuitem "LPUART3" "per , ""LPUART,LPUART3"""
|
|
menuitem "LPUART4" "per , ""LPUART,LPUART4"""
|
|
)
|
|
menuitem "FLEXIO1" "per , ""FLEXIO"""
|
|
popup "GPIO"
|
|
(
|
|
menuitem "GPIO1" "per , ""GPIO,GPIO1"""
|
|
menuitem "GPIO5" "per , ""GPIO,GPIO5"""
|
|
menuitem "GPIO2" "per , ""GPIO,GPIO2"""
|
|
menuitem "GPIO3" "per , ""GPIO,GPIO3"""
|
|
)
|
|
menuitem "TMR1" "per , ""TMR"""
|
|
popup "GPT"
|
|
(
|
|
menuitem "GPT1" "per , ""GPT,GPT1"""
|
|
menuitem "GPT2" "per , ""GPT,GPT2"""
|
|
)
|
|
menuitem "OCOTP" "per , ""OCOTP"""
|
|
menuitem "IOMUXC" "per , ""IOMUXC"""
|
|
menuitem "KPP" "per , ""KPP"""
|
|
menuitem "FLEXSPI" "per , ""FLEXSPI"""
|
|
menuitem "USB" "per , ""USB"""
|
|
menuitem "USBNC" "per , ""USBNC"""
|
|
menuitem "DCP" "per , ""DCP"""
|
|
menuitem "SPDIF" "per , ""SPDIF"""
|
|
popup "I2S"
|
|
(
|
|
menuitem "SAI1" "per , ""I2S,SAI1"""
|
|
menuitem "SAI2" "per , ""I2S,SAI2"""
|
|
menuitem "SAI3" "per , ""I2S,SAI3"""
|
|
)
|
|
popup "LPSPI"
|
|
(
|
|
menuitem "LPSPI1" "per , ""LPSPI,LPSPI1"""
|
|
menuitem "LPSPI2" "per , ""LPSPI,LPSPI2"""
|
|
)
|
|
menuitem "ADC_ETC" "per , ""ADC_ETC"""
|
|
menuitem "AOI" "per , ""AOI"""
|
|
menuitem "XBARA" "per , ""XBARA"""
|
|
menuitem "XBARB" "per , ""XBARB"""
|
|
menuitem "ENC1" "per , ""ENC"""
|
|
menuitem "PWM1" "per , ""PWM"""
|
|
menuitem "BEE" "per , ""BEE"""
|
|
popup "LPI2C"
|
|
(
|
|
menuitem "LPI2C1" "per , ""LPI2C,LPI2C1"""
|
|
menuitem "LPI2C2" "per , ""LPI2C,LPI2C2"""
|
|
)
|
|
)
|
|
)
|