325 lines
9.4 KiB
Plaintext
325 lines
9.4 KiB
Plaintext
; --------------------------------------------------------------------------------
|
|
; @Title: ATSAMDA1xxx Specific Menu
|
|
; @Props: Released
|
|
; @Author: SIK
|
|
; @Changelog: 2017-08-23 SIK
|
|
; @Manufacturer: ATMEL - Atmel Corporation
|
|
; @Core: Cortex-M0P
|
|
; @Chip: ATSAMDA1E14A, ATSAMDA1E15A, ATSAMDA1E16A,
|
|
; ATSAMDA1G14A, ATSAMDA1G15A, ATSAMDA1G16A,
|
|
; ATSAMDA1J14A, ATSAMDA1J15A, ATSAMDA1J16A
|
|
; @Copyright: (C) 1989-2017 Lauterbach GmbH, licensed for use with TRACE32(R) only
|
|
; --------------------------------------------------------------------------------
|
|
; $Id: menatsamda1.men 16339 2023-07-03 13:30:14Z pegold $
|
|
|
|
add
|
|
menu
|
|
(
|
|
IF SOFTWARE.BUILD.BASE()>=69655.
|
|
(
|
|
popup "&CPU"
|
|
(
|
|
separator
|
|
IF CPU.FEATURE(MMU)
|
|
(
|
|
popup "[:mmu]MMU"
|
|
(
|
|
menuitem "[:mmureg]MMU Control" "MMU.view"
|
|
separator
|
|
menuitem "[:mmu]MMU Table Dump" "MMU.DUMP.PageTable"
|
|
menuitem "[:mmu]MMU Table List" "MMU.List.PageTable"
|
|
separator
|
|
IF CPU.FEATURE(ITLBDUMP)
|
|
(
|
|
menuitem "[:mmu]ITLB Dump" "MMU.DUMP.ITLB"
|
|
)
|
|
IF CPU.FEATURE(DTLBDUMP)
|
|
(
|
|
menuitem "[:mmu]DTLB Dump" "MMU.DUMP.DTLB"
|
|
)
|
|
IF CPU.FEATURE(TLB0DUMP)
|
|
(
|
|
menuitem "[:mmu]TLB0 Dump (Associative)" "MMU.DUMP.TLB0"
|
|
)
|
|
IF CPU.FEATURE(TLB1DUMP)
|
|
(
|
|
menuitem "[:mmu]TLB1 Dump (Lockable)" "MMU.DUMP.TLB1"
|
|
)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU")
|
|
(
|
|
popup "[:mmu]SMMU"
|
|
(
|
|
menuitem "[:chip]SMMU1 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU1 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU2")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU2 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU2 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU3")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU3 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU3 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU4")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU4 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU4 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU5")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU5 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU5 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("SMMU6")
|
|
(
|
|
separator
|
|
menuitem "[:chip]SMMU6 Registers"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.))
|
|
SMMU.Register.Global &(name)
|
|
)
|
|
menuitem "[:mmureg]SMMU6 StreamMapTable"
|
|
(
|
|
PRIVATE &name
|
|
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.))
|
|
SMMU.StreamMapTable &(name)
|
|
)
|
|
)
|
|
)
|
|
)
|
|
IF CPU.FEATURE(L1ICACHE)||CPU.FEATURE(L1DCACHE)||CPU.FEATURE(L2CACHE)
|
|
(
|
|
popup "[:cache]Cache"
|
|
(
|
|
IF CPU.FEATURE(L1ICACHEDUMP)
|
|
(
|
|
menuitem "[:cache]ICACHE Dump" "CACHE.DUMP IC"
|
|
menuitem "[:cache]ICACHE List" "CACHE.List IC"
|
|
menuitem "[:cache]ICACHE List Functions" "CACHE.ListFunc.IC"
|
|
)
|
|
IF CPU.FEATURE(L1DCACHEDUMP)
|
|
(
|
|
separator
|
|
menuitem "[:cache]DCACHE Dump" "CACHE.DUMP DC"
|
|
menuitem "[:cache]DCACHE List" "CACHE.List DC"
|
|
menuitem "[:cache]DCACHE List Variables" "CACHE.ListVar.DC"
|
|
)
|
|
IF CPU.FEATURE(L2CACHEDUMP)
|
|
(
|
|
separator
|
|
menuitem "[:cache]L2CACHE Dump" "CACHE.DUMP L2"
|
|
menuitem "[:cache]L2CACHE List" "CACHE.List L2"
|
|
menuitem "[:cache]L2CACHE List Variables" "CACHE.ListVar.L2"
|
|
)
|
|
)
|
|
)
|
|
)
|
|
popup "&Trace"
|
|
(
|
|
separator
|
|
IF COMPonent.AVAILable("ITM")
|
|
(
|
|
popup "ITM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]ITM settings..." "ITM.state"
|
|
separator
|
|
menuitem "[:alist]ITMTrace List" "ITMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("STM")
|
|
(
|
|
popup "STM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]STM settings..." "STM.state"
|
|
separator
|
|
menuitem "[:alist]STMTrace List" "STMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("HTM")
|
|
(
|
|
popup "HTM"
|
|
(
|
|
default
|
|
menuitem "[:oconfig]HTM settings..." "HTM.state"
|
|
separator
|
|
menuitem "[:alist]HTMTrace List" "HTMTrace.List"
|
|
)
|
|
)
|
|
IF COMPonent.AVAILable("TPIU")
|
|
(
|
|
menuitem "[:oconfig]TPIU settings..." "TPIU.state"
|
|
)
|
|
IF COMPonent.AVAILable("ETR")
|
|
(
|
|
menuitem "[:oconfig]ETR settings..."
|
|
(
|
|
PRIVATE &pdd
|
|
&pdd=OS.PDD()
|
|
DO "&pdd/etc/embedded_trace_router/etr_utility.cmm"
|
|
)
|
|
)
|
|
)
|
|
popup "&Misc"
|
|
(
|
|
popup "Tools"
|
|
(
|
|
IF CPUIS64BIT()||CPU.FEATURE("SPR")
|
|
(
|
|
menuitem "ARM System Register Converter"
|
|
(
|
|
DO "~~/demo/arm/etc/systemregister/systemregister_converter.cmm"
|
|
)
|
|
)
|
|
IF CPU.FEATURE("C15")
|
|
(
|
|
menuitem "ARM Coprocessor Converter"
|
|
(
|
|
DO "~~/demo/arm/etc/coprocessor/coprocessor_converter.cmm"
|
|
)
|
|
)
|
|
)
|
|
)
|
|
popup "&Perf"
|
|
(
|
|
IF CPU.FEATURE(BMC)
|
|
(
|
|
before "Reset"
|
|
menuitem "[:bmc]Benchmark Counters" "BMC.state"
|
|
before "Reset"
|
|
separator
|
|
)
|
|
)
|
|
)
|
|
popup "Peripherals"
|
|
(
|
|
popup "[:chip]Core Registers (Cortex-M0+)"
|
|
(
|
|
menuitem "[:chip]System Control" "per , ""Core Registers (Cortex-M0+),System Control"""
|
|
menuitem "[:chip]MPU;Memory Protection Unit" "per , ""Core Registers (Cortex-M0+),Memory Protection Unit (MPU)"""
|
|
menuitem "[:chip]NVIC;Nested Vectored Interrupt Controller" "per , ""Core Registers (Cortex-M0+),Nested Vectored Interrupt Controller (NVIC)"""
|
|
popup "[:chip]Debug"
|
|
(
|
|
menuitem "[:chip]Core Debug" "per , ""Core Registers (Cortex-M0+),Debug,Core Debug"""
|
|
menuitem "[:chip]BPU;Breakpoint Unit" "per , ""Core Registers (Cortex-M0+),Debug,Breakpoint Unit (BPU)"""
|
|
menuitem "[:chip]DWT;Data Watchpoint and Trace Unit" "per , ""Core Registers (Cortex-M0+),Debug,Data Watchpoint and Trace Unit (DWT)"""
|
|
)
|
|
)
|
|
separator
|
|
popup "PAC;(Peripheral Access Controller)"
|
|
(
|
|
menuitem "PAC0" "per , ""PAC (Peripheral Access Controller),PAC0"""
|
|
menuitem "PAC1" "per , ""PAC (Peripheral Access Controller),PAC1"""
|
|
menuitem "PAC2" "per , ""PAC (Peripheral Access Controller),PAC2"""
|
|
)
|
|
menuitem "DSU;(Device Service Unit)" "per , ""DSU (Device Service Unit)"""
|
|
menuitem "GCLK;(Generic Clock Controller)" "per , ""GCLK (Generic Clock Controller)"""
|
|
menuitem "PM;(Power Manager)" "per , ""PM (Power Manager)"""
|
|
menuitem "SYSCTRL;(System Controller)" "per , ""SYSCTRL (System Controller)"""
|
|
menuitem "WDT;(Watchdog Timer)" "per , ""WDT (Watchdog Timer)"""
|
|
menuitem "RTC;(Real-Time Counter)" "per , ""RTC (Real-Time Counter)"""
|
|
menuitem "DMAC;(Direct Memory Access Controller)" "per , ""DMAC (Direct Memory Access Controller)"""
|
|
menuitem "EIC;(External Interrupt Controller)" "per , ""EIC (External Interrupt Controller)"""
|
|
menuitem "NVMCTRL;(Non-Volatile Memory Controller)" "per , ""NVMCTRL (Non-Volatile Memory Controller)"""
|
|
popup "PORT;(I/O Pin Controller)"
|
|
(
|
|
menuitem "PORT A" "per , ""PORT (I/O Pin Controller),PORT A"""
|
|
if (!cpuis("ATSAMDA1E*"))
|
|
(
|
|
menuitem "PORT B" "per , ""PORT (I/O Pin Controller),PORT B"""
|
|
)
|
|
)
|
|
menuitem "EVSYS;(Event System)" "per , ""EVSYS (Event System)"""
|
|
popup "SERCOM;(Serial Communication Interface)"
|
|
(
|
|
menuitem "SERCOM 0" "per , ""SERCOM (Serial Communication Interface),SERCOM0"""
|
|
menuitem "SERCOM 1" "per , ""SERCOM (Serial Communication Interface),SERCOM1"""
|
|
menuitem "SERCOM 2" "per , ""SERCOM (Serial Communication Interface),SERCOM2"""
|
|
menuitem "SERCOM 3" "per , ""SERCOM (Serial Communication Interface),SERCOM3"""
|
|
if (!cpuis("ATSAMDA1E*"))
|
|
(
|
|
menuitem "SERCOM 4" "per , ""SERCOM (Serial Communication Interface),SERCOM4"""
|
|
menuitem "SERCOM 5" "per , ""SERCOM (Serial Communication Interface),SERCOM5"""
|
|
)
|
|
)
|
|
menuitem "I2S;(Inter-IC Sound Controller)" "per , ""I2S (Inter-IC Sound Controller)"""
|
|
popup "TC;(Timer/Counter)"
|
|
(
|
|
menuitem "TC3" "per , ""TC (Timer/Counter),TC3"""
|
|
menuitem "TC4" "per , ""TC (Timer/Counter),TC4"""
|
|
menuitem "TC5" "per , ""TC (Timer/Counter),TC5"""
|
|
menuitem "TC6" "per , ""TC (Timer/Counter),TC6"""
|
|
menuitem "TC7" "per , ""TC (Timer/Counter),TC7"""
|
|
)
|
|
popup "TCC;(Timer/Counter for Control Applications)"
|
|
(
|
|
menuitem "TCC0" "per , ""TCC (Timer/Counter for Control Applications),TCC0"""
|
|
menuitem "TCC1" "per , ""TCC (Timer/Counter for Control Applications),TCC1"""
|
|
menuitem "TCC2" "per , ""TCC (Timer/Counter for Control Applications),TCC2"""
|
|
)
|
|
menuitem "USB;(Universal Serial Bus)" "per , ""USB (Universal Serial Bus)"""
|
|
menuitem "ADC;(Analog-to-Digital Converter)" "per , ""ADC (Analog-to-Digital Converter)"""
|
|
menuitem "AC;(Analog Comparators)" "per , ""AC (Analog Comparators),AC (Analog Comparators)"""
|
|
menuitem "DAC;(Digital-to-Analog Converter)" "per , ""DAC (Digital-to-Analog Converter)"""
|
|
)
|
|
)
|