Files
Gen4_R-Car_Trace32/2_Trunk/menam389x.men
2025-10-14 09:52:32 +09:00

304 lines
9.3 KiB
Plaintext

; --------------------------------------------------------------------------------
; @Title: AM3892/4, TMS320C6A8167/8 TSM320DM8165/6 TSM320DM8167/8 Specific Menu
; @Props: Released
; @Author: KRU, LEM, MAR, MPI, SLA
; @Changelog: 2011-01-27 MAR
; @Manufacturer: TI - Texas Instruments
; @Core: Cortex-A8
; @Copyright: (C) 1989-2016 Lauterbach GmbH, licensed for use with TRACE32(R) only
; --------------------------------------------------------------------------------
; $Id: menam389x.men 7098 2016-08-05 13:50:24Z askoncej $
add
menu
(
IF SOFTWARE.BUILD.BASE()>=69655.
(
popup "&CPU"
(
separator
IF CPU.FEATURE(MMU)
(
popup "[:mmu]MMU"
(
menuitem "[:mmureg]MMU Control" "MMU.view"
separator
menuitem "[:mmu]MMU Table Dump" "MMU.DUMP.PageTable"
menuitem "[:mmu]MMU Table List" "MMU.List.PageTable"
separator
IF CPU.FEATURE(ITLBDUMP)
(
menuitem "[:mmu]ITLB Dump" "MMU.DUMP.ITLB"
)
IF CPU.FEATURE(DTLBDUMP)
(
menuitem "[:mmu]DTLB Dump" "MMU.DUMP.DTLB"
)
IF CPU.FEATURE(TLB0DUMP)
(
menuitem "[:mmu]TLB0 Dump (Associative)" "MMU.DUMP.TLB0"
)
IF CPU.FEATURE(TLB1DUMP)
(
menuitem "[:mmu]TLB1 Dump (Lockable)" "MMU.DUMP.TLB1"
)
)
)
IF COMPonent.AVAILable("SMMU")
(
popup "[:mmu]SMMU"
(
menuitem "[:chip]SMMU1 Registers"
(
PRIVATE &name
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.))
SMMU.Register.Global &(name)
)
menuitem "[:mmureg]SMMU1 StreamMapTable"
(
PRIVATE &name
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.))
SMMU.StreamMapTable &(name)
)
IF COMPonent.AVAILable("SMMU2")
(
separator
menuitem "[:chip]SMMU2 Registers"
(
PRIVATE &name
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.))
SMMU.Register.Global &(name)
)
menuitem "[:mmureg]SMMU2 StreamMapTable"
(
PRIVATE &name
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.))
SMMU.StreamMapTable &(name)
)
)
IF COMPonent.AVAILable("SMMU3")
(
separator
menuitem "[:chip]SMMU3 Registers"
(
PRIVATE &name
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.))
SMMU.Register.Global &(name)
)
menuitem "[:mmureg]SMMU3 StreamMapTable"
(
PRIVATE &name
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.))
SMMU.StreamMapTable &(name)
)
)
IF COMPonent.AVAILable("SMMU4")
(
separator
menuitem "[:chip]SMMU4 Registers"
(
PRIVATE &name
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.))
SMMU.Register.Global &(name)
)
menuitem "[:mmureg]SMMU4 StreamMapTable"
(
PRIVATE &name
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.))
SMMU.StreamMapTable &(name)
)
)
IF COMPonent.AVAILable("SMMU5")
(
separator
menuitem "[:chip]SMMU5 Registers"
(
PRIVATE &name
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.))
SMMU.Register.Global &(name)
)
menuitem "[:mmureg]SMMU5 StreamMapTable"
(
PRIVATE &name
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.))
SMMU.StreamMapTable &(name)
)
)
IF COMPonent.AVAILable("SMMU6")
(
separator
menuitem "[:chip]SMMU6 Registers"
(
PRIVATE &name
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.))
SMMU.Register.Global &(name)
)
menuitem "[:mmureg]SMMU6 StreamMapTable"
(
PRIVATE &name
&name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.))
SMMU.StreamMapTable &(name)
)
)
)
)
IF CPU.FEATURE(L1ICACHE)||CPU.FEATURE(L1DCACHE)||CPU.FEATURE(L2CACHE)
(
popup "[:cache]Cache"
(
IF CPU.FEATURE(L1ICACHEDUMP)
(
menuitem "[:cache]ICACHE Dump" "CACHE.DUMP IC"
menuitem "[:cache]ICACHE List" "CACHE.List IC"
menuitem "[:cache]ICACHE List Functions" "CACHE.ListFunc.IC"
)
IF CPU.FEATURE(L1DCACHEDUMP)
(
separator
menuitem "[:cache]DCACHE Dump" "CACHE.DUMP DC"
menuitem "[:cache]DCACHE List" "CACHE.List DC"
menuitem "[:cache]DCACHE List Variables" "CACHE.ListVar.DC"
)
IF CPU.FEATURE(L2CACHEDUMP)
(
separator
menuitem "[:cache]L2CACHE Dump" "CACHE.DUMP L2"
menuitem "[:cache]L2CACHE List" "CACHE.List L2"
menuitem "[:cache]L2CACHE List Variables" "CACHE.ListVar.L2"
)
)
)
)
popup "&Trace"
(
separator
IF COMPonent.AVAILable("ITM")
(
popup "ITM"
(
default
menuitem "[:oconfig]ITM settings..." "ITM.state"
separator
menuitem "[:alist]ITMTrace List" "ITMTrace.List"
)
)
IF COMPonent.AVAILable("STM")
(
popup "STM"
(
default
menuitem "[:oconfig]STM settings..." "STM.state"
separator
menuitem "[:alist]STMTrace List" "STMTrace.List"
)
)
IF COMPonent.AVAILable("HTM")
(
popup "HTM"
(
default
menuitem "[:oconfig]HTM settings..." "HTM.state"
separator
menuitem "[:alist]HTMTrace List" "HTMTrace.List"
)
)
IF COMPonent.AVAILable("TPIU")
(
menuitem "[:oconfig]TPIU settings..." "TPIU.state"
)
IF COMPonent.AVAILable("ETR")
(
menuitem "[:oconfig]ETR settings..."
(
PRIVATE &pdd
&pdd=OS.PDD()
DO "&pdd/etc/embedded_trace_router/etr_utility.cmm"
)
)
)
popup "&Misc"
(
popup "Tools"
(
IF CPUIS64BIT()||CPU.FEATURE("SPR")
(
menuitem "ARM System Register Converter"
(
DO "~~/demo/arm/etc/systemregister/systemregister_converter.cmm"
)
)
IF CPU.FEATURE("C15")
(
menuitem "ARM Coprocessor Converter"
(
DO "~~/demo/arm/etc/coprocessor/coprocessor_converter.cmm"
)
)
)
)
popup "&Perf"
(
IF CPU.FEATURE(BMC)
(
before "Reset"
menuitem "[:bmc]Benchmark Counters" "BMC.state"
before "Reset"
separator
)
)
)
popup "Peripherals"
(
popup "[:chip]Core Registers (Cortex-A8)"
(
menuitem "[:chip]ID Registers" "per , ""Core Registers (Cortex-A8),ID Registers"""
menuitem "[:chip]System Control and Configuration" "per , ""Core Registers (Cortex-A8),System Control and Configuration"""
menuitem "[:chip]Memory Management Unit" "per , ""Core Registers (Cortex-A8),Memory Management Unit"""
menuitem "[:chip]Cache Control and Configuration" "per , ""Core Registers (Cortex-A8),Cache Control and Configuration"""
menuitem "[:chip]L2 Cache Control and Configuration" "per , ""Core Registers (Cortex-A8),L2 Cache Control and Configuration"""
menuitem "[:chip]System Performance Monitor" "per , ""Core Registers (Cortex-A8),System Performance Monitor"""
menuitem "[:chip]Debug Registers" "per , ""Core Registers (Cortex-A8),Debug Registers"""
menuitem "[:chip]Breakpoint Registers" "per , ""Core Registers (Cortex-A8),Breakpoint Registers"""
menuitem "[:chip]Watchpoint Control Registers" "per , ""Core Registers (Cortex-A8),Watchpoint Control Registers"""
)
separator
if (cpuis("C6A816*")||cpuis("DM8165")||cpuis("DM8166")||cpuis("DM8167")||cpuis("DM8168"))
(
menuitem "DEMMU (DSP/EDMA Memory Management Unit)" "per , ""DEMMU (DSP/EDMA Memory Management Unit)"""
)
if (cpu()=="AM3894"||cpu()=="C6A8168"||cpu()=="DM8166"||cpu()=="DM8168")
(
menuitem "SGX530 (2D/3D Graphics Accelerator)" "per , ""SGX530 (2D/3D Graphics Accelerator)"""
)
menuitem "MAILBOX (Mailbox Registers)" "per , ""MAILBOX (Mailbox Registers)"""
menuitem "SPINLOCK (Spinlock Registers)" "per , ""SPINLOCK (Spinlock Registers)"""
menuitem "ELM (Error Location Module)" "per , ""ELM (Error Location Module)"""
menuitem "CM (Control Module)" "per , ""CM (Control Module)"""
menuitem "DMM (Dynamic Memory Manager)" "per , ""DMM (Dynamic Memory Manager)"""
menuitem "EMAC (Ethernet Media Access Controller)" "per , ""EMAC (Ethernet Media Access Controller)"""
menuitem "GPIO (General Purpose Input/Output)" "per , ""GPIO (General Purpose Input/Output)"""
menuitem "GPMC (General Purpose Memory Controller)" "per , ""GPMC (General Purpose Memory Controller)"""
if (cpu()=="DM8165"||cpu()=="DM8166"||cpu()=="DM8167"||cpu()=="DM8168"||cpu()=="DM8165DSP"||cpu()=="DM8166DSP"||cpu()=="DM8167DSP"||cpu()=="DM8168DSP")
(
menuitem "HDMI (High-Definition Multimedia Interface)" "per , ""HDMI (High-Definition Multimedia Interface)"""
)
menuitem "I2C (Inter Integrated Circuit)" "per , ""I2C (Inter Integrated Circuit)"""
if (cpu()=="AM3892"||cpu()=="AM3894"||cpu()=="C6A8167"||cpu()=="C6A8168"||cpu()=="DM8165"||cpu()=="DM8166"||cpu()=="DM8167"||cpu()=="DM8168")
(
menuitem "INTC (Interrupt Controller)" "per , ""INTC (Interrupt Controller)"""
)
menuitem "SD/SDIO (Secure Digital/Secure Digital I/O Card Interface)" "per , ""SD/SDIO (Secure Digital/Secure Digital I/O Card Interface)"""
menuitem "McASP (Multichannel Audio Serial Port)" "per , ""McASP (Multichannel Audio Serial Port)"""
menuitem "McBSP (Multichannel Buffered Serial Port)" "per , ""McBSP (Multichannel Buffered Serial Port)"""
menuitem "McSPI (Multichannel Serial Port Interface)" "per , ""McSPI (Multichannel Serial Port Interface)"""
menuitem "PCIe (Peripheral Component Interconnect Express)" "per , ""PCIe (Peripheral Component Interconnect Express)"""
menuitem "PRCM (Power Reset and Clock Management)" "per , ""PRCM (Power Reset and Clock Management)"""
menuitem "RTC (Real Time Clock)" "per , ""RTC (Real Time Clock)"""
menuitem "SATA (Serial ATA)" "per , ""SATA (Serial ATA)"""
menuitem "Timers" "per , ""Timers"""
menuitem "WDOG (Watchdog Timer)" "per , ""WDOG (Watchdog Timer)"""
menuitem "UART (Universal Asynchronous Receiver/Transmitter)" "per , ""UART (Universal Asynchronous Receiver/Transmitter)"""
menuitem "USB (Universal Serial Bus)" "per , ""USB (Universal Serial Bus)"""
)
)