; -------------------------------------------------------------------------------- ; @Title: ADUCM4050 Specific Menu ; @Props: Released ; @Author: PIW ; @Changelog: 2022-05-10 PIW ; @Manufacturer: Analog Devices ; @Core: Cortex-M4F ; @Chip: ADUCM4050 ; @Copyright: (C) 1989-2022 Lauterbach GmbH, licensed for use with TRACE32(R) only ; -------------------------------------------------------------------------------- ; $Id: menaducm4050.men 16339 2023-07-03 13:30:14Z pegold $ add menu ( IF SOFTWARE.BUILD.BASE()>=69655. ( popup "&CPU" ( separator IF CPU.FEATURE(MMU) ( popup "[:mmu]MMU" ( menuitem "[:mmureg]MMU Control" "MMU.view" separator menuitem "[:mmu]MMU Table Dump" "MMU.DUMP.PageTable" menuitem "[:mmu]MMU Table List" "MMU.List.PageTable" separator IF CPU.FEATURE(ITLBDUMP) ( menuitem "[:mmu]ITLB Dump" "MMU.DUMP.ITLB" ) IF CPU.FEATURE(DTLBDUMP) ( menuitem "[:mmu]DTLB Dump" "MMU.DUMP.DTLB" ) IF CPU.FEATURE(TLB0DUMP) ( menuitem "[:mmu]TLB0 Dump (Associative)" "MMU.DUMP.TLB0" ) IF CPU.FEATURE(TLB1DUMP) ( menuitem "[:mmu]TLB1 Dump (Lockable)" "MMU.DUMP.TLB1" ) ) ) IF COMPonent.AVAILable("SMMU") ( popup "[:mmu]SMMU" ( menuitem "[:chip]SMMU1 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU1 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.)) SMMU.StreamMapTable &(name) ) IF COMPonent.AVAILable("SMMU2") ( separator menuitem "[:chip]SMMU2 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU2 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.)) SMMU.StreamMapTable &(name) ) ) IF COMPonent.AVAILable("SMMU3") ( separator menuitem "[:chip]SMMU3 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU3 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.)) SMMU.StreamMapTable &(name) ) ) IF COMPonent.AVAILable("SMMU4") ( separator menuitem "[:chip]SMMU4 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU4 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.)) SMMU.StreamMapTable &(name) ) ) IF COMPonent.AVAILable("SMMU5") ( separator menuitem "[:chip]SMMU5 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU5 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.)) SMMU.StreamMapTable &(name) ) ) IF COMPonent.AVAILable("SMMU6") ( separator menuitem "[:chip]SMMU6 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU6 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.)) SMMU.StreamMapTable &(name) ) ) ) ) IF CPU.FEATURE(L1ICACHE)||CPU.FEATURE(L1DCACHE)||CPU.FEATURE(L2CACHE) ( popup "[:cache]Cache" ( IF CPU.FEATURE(L1ICACHEDUMP) ( menuitem "[:cache]ICACHE Dump" "CACHE.DUMP IC" menuitem "[:cache]ICACHE List" "CACHE.List IC" menuitem "[:cache]ICACHE List Functions" "CACHE.ListFunc.IC" ) IF CPU.FEATURE(L1DCACHEDUMP) ( separator menuitem "[:cache]DCACHE Dump" "CACHE.DUMP DC" menuitem "[:cache]DCACHE List" "CACHE.List DC" menuitem "[:cache]DCACHE List Variables" "CACHE.ListVar.DC" ) IF CPU.FEATURE(L2CACHEDUMP) ( separator menuitem "[:cache]L2CACHE Dump" "CACHE.DUMP L2" menuitem "[:cache]L2CACHE List" "CACHE.List L2" menuitem "[:cache]L2CACHE List Variables" "CACHE.ListVar.L2" ) ) ) ) popup "&Trace" ( separator IF COMPonent.AVAILable("ITM") ( popup "ITM" ( default menuitem "[:oconfig]ITM settings..." "ITM.state" separator menuitem "[:alist]ITMTrace List" "ITMTrace.List" ) ) IF COMPonent.AVAILable("STM") ( popup "STM" ( default menuitem "[:oconfig]STM settings..." "STM.state" separator menuitem "[:alist]STMTrace List" "STMTrace.List" ) ) IF COMPonent.AVAILable("HTM") ( popup "HTM" ( default menuitem "[:oconfig]HTM settings..." "HTM.state" separator menuitem "[:alist]HTMTrace List" "HTMTrace.List" ) ) IF COMPonent.AVAILable("TPIU") ( menuitem "[:oconfig]TPIU settings..." "TPIU.state" ) IF COMPonent.AVAILable("ETR") ( menuitem "[:oconfig]ETR settings..." ( PRIVATE &pdd &pdd=OS.PDD() DO "&pdd/etc/embedded_trace_router/etr_utility.cmm" ) ) ) popup "&Misc" ( popup "Tools" ( IF CPUIS64BIT()||CPU.FEATURE("SPR") ( menuitem "ARM System Register Converter" ( DO "~~/demo/arm/etc/systemregister/systemregister_converter.cmm" ) ) IF CPU.FEATURE("C15") ( menuitem "ARM Coprocessor Converter" ( DO "~~/demo/arm/etc/coprocessor/coprocessor_converter.cmm" ) ) ) ) popup "&Perf" ( IF CPU.FEATURE(BMC) ( before "Reset" menuitem "[:bmc]Benchmark Counters" "BMC.state" before "Reset" separator ) ) ) popup "Peripherals" ( popup "[:chip]Core Registers (Cortex-M4F)" ( menuitem "[:chip]System Control" "per , ""Core Registers (Cortex-M4F),System Control""" menuitem "[:chip]MPU;Memory Protection Unit" "per , ""Core Registers (Cortex-M4F),Memory Protection Unit""" menuitem "[:chip]NVIC;Nested Vectored Interrupt Controller" "per , ""Core Registers (Cortex-M4F),Nested Vectored Interrupt Controller""" menuitem "[:chip]FPU;Floating-point Unit" "per , ""Core Registers (Cortex-M4F),Floating-point Unit""" popup "[:chip]Debug" ( menuitem "[:chip]Core Debug" "per , ""Core Registers (Cortex-M4F),Debug,Core Debug""" menuitem "[:chip]FPB;Flash Patch and Breakpoint Unit" "per , ""Core Registers (Cortex-M4F),Debug,Flash Patch and Breakpoint Unit (FPB)""" menuitem "[:chip]DWT;Data Watchpoint and Trace Unit" "per , ""Core Registers (Cortex-M4F),Debug,Data Watchpoint and Trace Unit (DWT)""" ) ) separator menuitem "ADC0" "per , ""ADC0 (Digital Controller for ADC)""" menuitem "BEEP0" "per , ""BEEP0 (Beeper Driver)""" menuitem "BUSM0" "per , ""BUSM0 (Bus matrix)""" menuitem "CLKG0_CLK" "per , ""CLKG0_CLK (Clocking)""" menuitem "CLKG0_OSC" "per , ""CLKG0_OSC (Clocking)""" menuitem "CRC0" "per , ""CRC0 (CRC Accelerator)""" menuitem "CRYPT0" "per , ""CRYPT0 (Register Map for the Crypto Block)""" menuitem "DMA0" "per , ""DMA0 (DMA)""" menuitem "FLCC0" "per , ""FLCC0 (Flash Controller)""" menuitem "FLCC0_CACHE" "per , ""FLCC0_CACHE (Cache Controller)""" popup "GPIO0 (General-Purpose Input/Output)" ( menuitem "GPIO0" "per , ""GPIO0 (General-Purpose Input/Output),GPIO0""" menuitem "GPIO1" "per , ""GPIO0 (General-Purpose Input/Output),GPIO1""" menuitem "GPIO2" "per , ""GPIO0 (General-Purpose Input/Output),GPIO2""" menuitem "GPIO3" "per , ""GPIO0 (General-Purpose Input/Output),GPIO3""" ) menuitem "I2C0" "per , ""I2C0 (I2C Master/Slave)""" menuitem "NVIC0" "per , ""NVIC0 (Cortex Interrupt Controller)""" menuitem "PMG0" "per , ""PMG0 (Power Management)""" menuitem "PMG0_TST" "per , ""PMG0_TST (Power Management)""" menuitem "RNG0" "per , ""RNG0 (Random Number Generator)""" popup "RTC0 (Real-Time Clock)" ( menuitem "RTC0" "per , ""RTC0 (Real-Time Clock),RTC0""" menuitem "RTC1" "per , ""RTC0 (Real-Time Clock),RTC1""" ) popup "SPI0 (Serial Peripheral Interface)" ( menuitem "SPI0" "per , ""SPI0 (Serial Peripheral Interface),SPI0""" menuitem "SPI1" "per , ""SPI0 (Serial Peripheral Interface),SPI1""" menuitem "SPI2" "per , ""SPI0 (Serial Peripheral Interface),SPI2""" ) menuitem "SPORT0" "per , ""SPORT0 (Serial Port)""" menuitem "SYS" "per , ""SYS (System Identification and Debug Enable)""" menuitem "TMR_RGB" "per , ""TMR_RGB (Timer_RGB with 3 PWM outputs)""" popup "TMR0 (General Purpose Timer)" ( menuitem "TMR0" "per , ""TMR0 (General Purpose Timer),TMR0""" menuitem "TMR1" "per , ""TMR0 (General Purpose Timer),TMR1""" menuitem "TMR2" "per , ""TMR0 (General Purpose Timer),TMR2""" ) popup "UART0 (Universal Asynchronous Receiver/Transmitter)" ( menuitem "UART0" "per , ""UART0 (Universal Asynchronous Receiver/Transmitter),UART0""" menuitem "UART1" "per , ""UART0 (Universal Asynchronous Receiver/Transmitter),UART1""" ) menuitem "WDT0" "per , ""WDT0 (Watchdog Timer)""" menuitem "XINT0" "per , ""XINT0 (External interrupt configuration)""" ) )