; -------------------------------------------------------------------------------- ; @Title: PSoC 4100 Specific Menu ; @Props: Released ; @Author: KMB, DAB ; @Changelog: 2021-08-31 KMB ; 2022-01-20 DAB ; @Manufacturer: CYPRESS - Cypress Semiconductor Corporation ; @Core: Cortex-M0+ ; @Chip: CY8C414* ; @Copyright: (C) 1989-2022 Lauterbach GmbH, licensed for use with TRACE32(R) only ; -------------------------------------------------------------------------------- ; $Id: menpsoc4100.men 16339 2023-07-03 13:30:14Z pegold $ add menu ( IF SOFTWARE.BUILD.BASE()>=69655. ( popup "&CPU" ( separator IF CPU.FEATURE(MMU) ( popup "[:mmu]MMU" ( menuitem "[:mmureg]MMU Control" "MMU.view" separator menuitem "[:mmu]MMU Table Dump" "MMU.DUMP.PageTable" menuitem "[:mmu]MMU Table List" "MMU.List.PageTable" separator IF CPU.FEATURE(ITLBDUMP) ( menuitem "[:mmu]ITLB Dump" "MMU.DUMP.ITLB" ) IF CPU.FEATURE(DTLBDUMP) ( menuitem "[:mmu]DTLB Dump" "MMU.DUMP.DTLB" ) IF CPU.FEATURE(TLB0DUMP) ( menuitem "[:mmu]TLB0 Dump (Associative)" "MMU.DUMP.TLB0" ) IF CPU.FEATURE(TLB1DUMP) ( menuitem "[:mmu]TLB1 Dump (Lockable)" "MMU.DUMP.TLB1" ) ) ) IF COMPonent.AVAILable("SMMU") ( popup "[:mmu]SMMU" ( menuitem "[:chip]SMMU1 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU1 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.)) SMMU.StreamMapTable &(name) ) IF COMPonent.AVAILable("SMMU2") ( separator menuitem "[:chip]SMMU2 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU2 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.)) SMMU.StreamMapTable &(name) ) ) IF COMPonent.AVAILable("SMMU3") ( separator menuitem "[:chip]SMMU3 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU3 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.)) SMMU.StreamMapTable &(name) ) ) IF COMPonent.AVAILable("SMMU4") ( separator menuitem "[:chip]SMMU4 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU4 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.)) SMMU.StreamMapTable &(name) ) ) IF COMPonent.AVAILable("SMMU5") ( separator menuitem "[:chip]SMMU5 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU5 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.)) SMMU.StreamMapTable &(name) ) ) IF COMPonent.AVAILable("SMMU6") ( separator menuitem "[:chip]SMMU6 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU6 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.)) SMMU.StreamMapTable &(name) ) ) ) ) IF CPU.FEATURE(L1ICACHE)||CPU.FEATURE(L1DCACHE)||CPU.FEATURE(L2CACHE) ( popup "[:cache]Cache" ( IF CPU.FEATURE(L1ICACHEDUMP) ( menuitem "[:cache]ICACHE Dump" "CACHE.DUMP IC" menuitem "[:cache]ICACHE List" "CACHE.List IC" menuitem "[:cache]ICACHE List Functions" "CACHE.ListFunc.IC" ) IF CPU.FEATURE(L1DCACHEDUMP) ( separator menuitem "[:cache]DCACHE Dump" "CACHE.DUMP DC" menuitem "[:cache]DCACHE List" "CACHE.List DC" menuitem "[:cache]DCACHE List Variables" "CACHE.ListVar.DC" ) IF CPU.FEATURE(L2CACHEDUMP) ( separator menuitem "[:cache]L2CACHE Dump" "CACHE.DUMP L2" menuitem "[:cache]L2CACHE List" "CACHE.List L2" menuitem "[:cache]L2CACHE List Variables" "CACHE.ListVar.L2" ) ) ) ) popup "&Trace" ( separator IF COMPonent.AVAILable("ITM") ( popup "ITM" ( default menuitem "[:oconfig]ITM settings..." "ITM.state" separator menuitem "[:alist]ITMTrace List" "ITMTrace.List" ) ) IF COMPonent.AVAILable("STM") ( popup "STM" ( default menuitem "[:oconfig]STM settings..." "STM.state" separator menuitem "[:alist]STMTrace List" "STMTrace.List" ) ) IF COMPonent.AVAILable("HTM") ( popup "HTM" ( default menuitem "[:oconfig]HTM settings..." "HTM.state" separator menuitem "[:alist]HTMTrace List" "HTMTrace.List" ) ) IF COMPonent.AVAILable("TPIU") ( menuitem "[:oconfig]TPIU settings..." "TPIU.state" ) IF COMPonent.AVAILable("ETR") ( menuitem "[:oconfig]ETR settings..." ( PRIVATE &pdd &pdd=OS.PDD() DO "&pdd/etc/embedded_trace_router/etr_utility.cmm" ) ) ) popup "&Misc" ( popup "Tools" ( IF CPUIS64BIT()||CPU.FEATURE("SPR") ( menuitem "ARM System Register Converter" ( DO "~~/demo/arm/etc/systemregister/systemregister_converter.cmm" ) ) IF CPU.FEATURE("C15") ( menuitem "ARM Coprocessor Converter" ( DO "~~/demo/arm/etc/coprocessor/coprocessor_converter.cmm" ) ) ) ) popup "&Perf" ( IF CPU.FEATURE(BMC) ( before "Reset" menuitem "[:bmc]Benchmark Counters" "BMC.state" before "Reset" separator ) ) ) popup "Peripherals" ( popup "[:chip]Core Registers (Cortex-M0+)" ( menuitem "[:chip]System Control" "per , ""Core Registers (Cortex-M0+),System Control""" menuitem "[:chip]MPU;Memory Protection Unit" "per , ""Core Registers (Cortex-M0+),Memory Protection Unit (MPU)""" menuitem "[:chip]NVIC;Nested Vectored Interrupt Controller" "per , ""Core Registers (Cortex-M0+),Nested Vectored Interrupt Controller (NVIC)""" popup "[:chip]Debug" ( menuitem "[:chip]Core Debug" "per , ""Core Registers (Cortex-M0+),Debug,Core Debug""" menuitem "[:chip]BPU;Breakpoint Unit" "per , ""Core Registers (Cortex-M0+),Debug,Breakpoint Unit (BPU)""" menuitem "[:chip]DWT;Data Watchpoint and Trace Unit" "per , ""Core Registers (Cortex-M0+),Debug,Data Watchpoint and Trace Unit (DWT)""" ) ) separator if (cpuis("CY8C4147*")||cpuis("CY8C4146A*")) ( menuitem "CAN" "per , ""CAN (CAN Controller),CAN""" ) if (cpuis("CY8C4149*")) ( menuitem "CANFD0" "per , ""CANFD0 (CAN Controller),CANFD0""" ) menuitem "CPUSS" "per , ""CPUSS (CPU Subsystem)""" if (cpuis("CY8C4146P*")||cpuis("CY8C4146L*")||cpuis("CY8C4147*")||cpuis("CY8C4146A*")||cpuis("CY8C4148*")) ( menuitem "CSD0" "per , ""CSD0 (Capsense Controller),CSD0""" ) popup "CTBM (Continuous Time Block Mini)" ( menuitem "CTBM0" "per , ""CTBM (Continuous Time Block Mini),CTBM0""" if cpuis("CY8C4148*") ( menuitem "CTBM1" "per , ""CTBM (Continuous Time Block Mini),CTBM1""" ) ) if (cpuis("CY8C4149*")||cpuis("CY8C4147*")||cpuis("CY8C4146A*")||cpuis("CY8C4148*")) ( menuitem "DMAC" "per , ""DMAC (DataWire/DMA Controller),DMAC""" menuitem "EXCO" "per , ""EXCO (ECO+PLL as SRSSLT clk_eco external source),EXCO""" ) menuitem "GPIO" "per , ""GPIO (General Purpose I/O Ports And Peripheral I/O Lines)""" menuitem "HSIOM" "per , ""HSIOM (High Speed IO Matrix (HSIOM))""" if (cpuis("CY8C4149*")) ( menuitem "I2S0" "per , ""I2S0 (I2S registers),I2S0""" ) menuitem "LCD" "per , ""LCD (LCD Controller Block),LCD""" menuitem "LPCOMP" "per , ""LPCOMP (Low-power Comparator),LPCOMP""" if (cpuis("CY8C4148*")) ( popup "MCA (Motor Control Accellerator)" ( menuitem "MCA0" "per , ""MCA (Motor Control Accellerator),MCA0""" menuitem "MCA1" "per , ""MCA (Motor Control Accellerator),MCA1""" ) ) if (cpuis("CY8C4149*")) ( popup "MSC (MultiSense Controller)" ( menuitem "MSC0" "per , ""MSC (MultiSense Controller),MSC0""" menuitem "MSC1" "per , ""MSC (MultiSense Controller),MSC1""" ) ) popup "PASS (PASS top-level MMIO (DSABv2 INTR))" ( menuitem "PASS0" "per , ""PASS (PASS top-level MMIO (DSABv2 INTR)),PASS0""" if cpuis("CY8C4148*") ( menuitem "PASS1" "per , ""PASS (PASS top-level MMIO (DSABv2 INTR)),PASS1""" ) ) menuitem "PERI" "per , ""PERI (Peripheral Interconnect)""" menuitem "PRGIO" "per , ""PRGIO (Programmable IO configuration)""" popup "SAR (SAR ADC with Sequencer)" ( menuitem "SAR0" "per , ""SAR (SAR ADC with Sequencer),SAR0""" if (cpuis("CY8C4148*")) ( menuitem "SAR1" "per , ""SAR (SAR ADC with Sequencer),SAR1""" ) ) popup "SCB (Serial Communications Block (SPI/UART/I2C))" ( menuitem "SCB0" "per , ""SCB (Serial Communications Block (SPI/UART/I2C)),SCB0""" menuitem "SCB1" "per , ""SCB (Serial Communications Block (SPI/UART/I2C)),SCB1""" menuitem "SCB2" "per , ""SCB (Serial Communications Block (SPI/UART/I2C)),SCB2""" if (cpuis("CY8C4149*")||cpuis("CY8C4147*")||cpuis("CY8C4146A*")||cpuis("CY8C4148*")) ( menuitem "SCB3" "per , ""SCB (Serial Communications Block (SPI/UART/I2C)),SCB3""" menuitem "SCB4" "per , ""SCB (Serial Communications Block (SPI/UART/I2C)),SCB4""" ) ) menuitem "SPCIF" "per , ""SPCIF (Flash Control Interface)""" menuitem "SRSSLT" "per , ""SRSSLT (System Resources Lite Subsystem)""" menuitem "TCPWM" "per , ""TCPWM (Timer/Counter/PWM),TCPWM""" menuitem "WCO" "per , ""WCO (32KHz Oscillator),WCO""" ) )