; -------------------------------------------------------------------------------- ; @Title: EFM32HGxxx Specific Menu ; @Props: Released ; @Author: DPR, MJE, BCA, RMG ; @Changelog: 2018-05-09 DPR ; @Manufacturer: SiliconLabs - Silicon Laboratories Inc. ; @Core: Cortex-M0+ ; @Chip: EFM32HG108F32, EFM32HG108F64, EFM32HG110F32, EFM32HG110F64, ; EFM32HG210F32, EFM32HG210F64, EFM32HG222F32, EFM32HG222F64, ; EFM32HG308F32, EFM32HG308F64, EFM32HG309F32, EFM32HG309F64, ; EFM32HG310F32 ,EFM32HG310F64, EFM32HG321F32, EFM32HG321F64, ; EFM32HG322F32, EFM32HG322F64, EFM32HG350F32, EFM32HG350F64 ; @Copyright: (C) 1989-2018 Lauterbach GmbH, licensed for use with TRACE32(R) only ; -------------------------------------------------------------------------------- ; $Id: menefm32hgxxx.men 16339 2023-07-03 13:30:14Z pegold $ add menu ( IF SOFTWARE.BUILD.BASE()>=69655. ( popup "&CPU" ( separator IF CPU.FEATURE(MMU) ( popup "[:mmu]MMU" ( menuitem "[:mmureg]MMU Control" "MMU.view" separator menuitem "[:mmu]MMU Table Dump" "MMU.DUMP.PageTable" menuitem "[:mmu]MMU Table List" "MMU.List.PageTable" separator IF CPU.FEATURE(ITLBDUMP) ( menuitem "[:mmu]ITLB Dump" "MMU.DUMP.ITLB" ) IF CPU.FEATURE(DTLBDUMP) ( menuitem "[:mmu]DTLB Dump" "MMU.DUMP.DTLB" ) IF CPU.FEATURE(TLB0DUMP) ( menuitem "[:mmu]TLB0 Dump (Associative)" "MMU.DUMP.TLB0" ) IF CPU.FEATURE(TLB1DUMP) ( menuitem "[:mmu]TLB1 Dump (Lockable)" "MMU.DUMP.TLB1" ) ) ) IF COMPonent.AVAILable("SMMU") ( popup "[:mmu]SMMU" ( menuitem "[:chip]SMMU1 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU1 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.)) SMMU.StreamMapTable &(name) ) IF COMPonent.AVAILable("SMMU2") ( separator menuitem "[:chip]SMMU2 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU2 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.)) SMMU.StreamMapTable &(name) ) ) IF COMPonent.AVAILable("SMMU3") ( separator menuitem "[:chip]SMMU3 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU3 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.)) SMMU.StreamMapTable &(name) ) ) IF COMPonent.AVAILable("SMMU4") ( separator menuitem "[:chip]SMMU4 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU4 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.)) SMMU.StreamMapTable &(name) ) ) IF COMPonent.AVAILable("SMMU5") ( separator menuitem "[:chip]SMMU5 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU5 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.)) SMMU.StreamMapTable &(name) ) ) IF COMPonent.AVAILable("SMMU6") ( separator menuitem "[:chip]SMMU6 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU6 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.)) SMMU.StreamMapTable &(name) ) ) ) ) IF CPU.FEATURE(L1ICACHE)||CPU.FEATURE(L1DCACHE)||CPU.FEATURE(L2CACHE) ( popup "[:cache]Cache" ( IF CPU.FEATURE(L1ICACHEDUMP) ( menuitem "[:cache]ICACHE Dump" "CACHE.DUMP IC" menuitem "[:cache]ICACHE List" "CACHE.List IC" menuitem "[:cache]ICACHE List Functions" "CACHE.ListFunc.IC" ) IF CPU.FEATURE(L1DCACHEDUMP) ( separator menuitem "[:cache]DCACHE Dump" "CACHE.DUMP DC" menuitem "[:cache]DCACHE List" "CACHE.List DC" menuitem "[:cache]DCACHE List Variables" "CACHE.ListVar.DC" ) IF CPU.FEATURE(L2CACHEDUMP) ( separator menuitem "[:cache]L2CACHE Dump" "CACHE.DUMP L2" menuitem "[:cache]L2CACHE List" "CACHE.List L2" menuitem "[:cache]L2CACHE List Variables" "CACHE.ListVar.L2" ) ) ) ) popup "&Trace" ( separator IF COMPonent.AVAILable("ITM") ( popup "ITM" ( default menuitem "[:oconfig]ITM settings..." "ITM.state" separator menuitem "[:alist]ITMTrace List" "ITMTrace.List" ) ) IF COMPonent.AVAILable("STM") ( popup "STM" ( default menuitem "[:oconfig]STM settings..." "STM.state" separator menuitem "[:alist]STMTrace List" "STMTrace.List" ) ) IF COMPonent.AVAILable("HTM") ( popup "HTM" ( default menuitem "[:oconfig]HTM settings..." "HTM.state" separator menuitem "[:alist]HTMTrace List" "HTMTrace.List" ) ) IF COMPonent.AVAILable("TPIU") ( menuitem "[:oconfig]TPIU settings..." "TPIU.state" ) IF COMPonent.AVAILable("ETR") ( menuitem "[:oconfig]ETR settings..." ( PRIVATE &pdd &pdd=OS.PDD() DO "&pdd/etc/embedded_trace_router/etr_utility.cmm" ) ) ) popup "&Misc" ( popup "Tools" ( IF CPUIS64BIT()||CPU.FEATURE("SPR") ( menuitem "ARM System Register Converter" ( DO "~~/demo/arm/etc/systemregister/systemregister_converter.cmm" ) ) IF CPU.FEATURE("C15") ( menuitem "ARM Coprocessor Converter" ( DO "~~/demo/arm/etc/coprocessor/coprocessor_converter.cmm" ) ) ) ) popup "&Perf" ( IF CPU.FEATURE(BMC) ( before "Reset" menuitem "[:bmc]Benchmark Counters" "BMC.state" before "Reset" separator ) ) ) popup "Peripherals" ( popup "[:chip]Core Registers (Cortex-M0+)" ( menuitem "[:chip]System Control" "per , ""Core Registers (Cortex-M0+),System Control""" menuitem "[:chip]MPU;Memory Protection Unit" "per , ""Core Registers (Cortex-M0+),Memory Protection Unit (MPU)""" menuitem "[:chip]NVIC;Nested Vectored Interrupt Controller" "per , ""Core Registers (Cortex-M0+),Nested Vectored Interrupt Controller (NVIC)""" popup "[:chip]Debug" ( menuitem "[:chip]Core Debug" "per , ""Core Registers (Cortex-M0+),Debug,Core Debug""" menuitem "[:chip]BPU;Breakpoint Unit" "per , ""Core Registers (Cortex-M0+),Debug,Breakpoint Unit (BPU)""" menuitem "[:chip]DWT;Data Watchpoint and Trace Unit" "per , ""Core Registers (Cortex-M0+),Debug,Data Watchpoint and Trace Unit (DWT)""" ) ) separator menuitem "MSC" "per , ""MSC (Memory System Controller)""" menuitem "DMA" "per , ""DMA (DMA Controller)""" menuitem "RMU" "per , ""RMU (Reset Management Unit)""" menuitem "EMU" "per , ""EMU (Energy Management Unit)""" menuitem "CMU" "per , ""CMU (Clock Management Unit)""" menuitem "WDOG" "per , ""WDOG (Watchdog Timer)""" menuitem "PRS" "per , ""PRS (Peripheral Reflex System)""" if (cpu()!="EFM32HG108"&&cpu()!="EFM32HG310"&&cpu()!="EFM32HG210"&&cpu()!="EFM32HG222") ( menuitem "USB" "per , ""USB (Universal Serial Bus Controller)""" ) menuitem "I2C" "per , ""I2C (Inter-Integrated Circuit Interface)""" popup "USART" ( menuitem "USART 0" "per , ""USART (Universal Synchronous Asynchronous Receiver/Transmitter),USART 0""" menuitem "USART 1" "per , ""USART (Universal Synchronous Asynchronous Receiver/Transmitter),USART 1""" ) menuitem "LEUART" "per , ""LEUART (Low Energy Universal Asynchronous Receiver/Transmitter)""" popup "TIMER" ( menuitem "TIMER0" "per , ""TIMER (Timer/Counter),TIMER0""" menuitem "TIMER1" "per , ""TIMER (Timer/Counter),TIMER1""" menuitem "TIMER2" "per , ""TIMER (Timer/Counter),TIMER2""" ) menuitem "RTC" "per , ""RTC (Real Time Counter)""" menuitem "PCNT" "per , ""PCNT (Pulse Counter)""" menuitem "ACMP" "per , ""ACMP (Analog Comparator)""" menuitem "VCMP" "per , ""VCMP (Voltage Comparator)""" menuitem "ADC" "per , ""ADC (Analog to Digital Converter)""" menuitem "IDAC" "per , ""IDAC (Current Digital to Analog Converter)""" menuitem "AES" "per , ""AES (Advanced Encryption Standard)""" popup "GPIO" ( menuitem "PORT A" "per , ""GPIO (General Purpose Input/Output),PORT A""" menuitem "PORT B" "per , ""GPIO (General Purpose Input/Output),PORT B""" menuitem "PORT C" "per , ""GPIO (General Purpose Input/Output),PORT C""" menuitem "PORT D" "per , ""GPIO (General Purpose Input/Output),PORT D""" menuitem "PORT E" "per , ""GPIO (General Purpose Input/Output),PORT E""" menuitem "PORT F" "per , ""GPIO (General Purpose Input/Output),PORT F""" menuitem "COMMON REGISTERS" "per , ""GPIO (General Purpose Input/Output),COMMON REGISTERS""" ) ) )