; -------------------------------------------------------------------------------- ; @Title: CYT2B9 Specific Menu ; @Props: Released ; @Author: BGI, KWI, RSA, DAB, KRZ ; @Changelog: 2019-04-25 BGI ; 2019-08-29 KWI ; 2020-04-29 KWI ; 2021-12-03 RSA ; 2022-01-20 DAB ; 2022-09-12 KRZ ; @Manufacturer: CYPRESS - Cypress Semiconductor Corporation ; @Core: Cortex-M0+, Cortex-M4F ; @Chip: CYT2B93BA-CM0+, CYT2B93BA-CM4, CYT2B93CA-CM0+, CYT2B93CA-CM4, ; CYT2B94BA-CM0+, CYT2B94BA-CM4, CYT2B94CA-CM0+, CYT2B94CA-CM4, ; CYT2B95BA-CM0+, CYT2B95BA-CM4, CYT2B95CA-CM0+, CYT2B95CA-CM4, ; CYT2B97BA-CM0+, CYT2B97BA-CM4, CYT2B97CA-CM0+, CYT2B97CA-CM4, ; CYT2B98BA-CM0+, CYT2B98BA-CM4, CYT2B98CA-CM0+, CYT2B98CA-CM4 ; @Copyright: (C) 1989-2021 Lauterbach GmbH, licensed for use with TRACE32(R) only ; -------------------------------------------------------------------------------- ; $Id: mencyt2b9.men 16339 2023-07-03 13:30:14Z pegold $ add menu ( IF SOFTWARE.BUILD.BASE()>=69655. ( popup "&CPU" ( separator IF CPU.FEATURE(MMU) ( popup "[:mmu]MMU" ( menuitem "[:mmureg]MMU Control" "MMU.view" separator menuitem "[:mmu]MMU Table Dump" "MMU.DUMP.PageTable" menuitem "[:mmu]MMU Table List" "MMU.List.PageTable" separator IF CPU.FEATURE(ITLBDUMP) ( menuitem "[:mmu]ITLB Dump" "MMU.DUMP.ITLB" ) IF CPU.FEATURE(DTLBDUMP) ( menuitem "[:mmu]DTLB Dump" "MMU.DUMP.DTLB" ) IF CPU.FEATURE(TLB0DUMP) ( menuitem "[:mmu]TLB0 Dump (Associative)" "MMU.DUMP.TLB0" ) IF CPU.FEATURE(TLB1DUMP) ( menuitem "[:mmu]TLB1 Dump (Lockable)" "MMU.DUMP.TLB1" ) ) ) IF COMPonent.AVAILable("SMMU") ( popup "[:mmu]SMMU" ( menuitem "[:chip]SMMU1 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU1 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU1",0.)) SMMU.StreamMapTable &(name) ) IF COMPonent.AVAILable("SMMU2") ( separator menuitem "[:chip]SMMU2 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU2 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU2",0.)) SMMU.StreamMapTable &(name) ) ) IF COMPonent.AVAILable("SMMU3") ( separator menuitem "[:chip]SMMU3 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU3 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU3",0.)) SMMU.StreamMapTable &(name) ) ) IF COMPonent.AVAILable("SMMU4") ( separator menuitem "[:chip]SMMU4 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU4 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU4",0.)) SMMU.StreamMapTable &(name) ) ) IF COMPonent.AVAILable("SMMU5") ( separator menuitem "[:chip]SMMU5 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU5 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU5",0.)) SMMU.StreamMapTable &(name) ) ) IF COMPonent.AVAILable("SMMU6") ( separator menuitem "[:chip]SMMU6 Registers" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.)) SMMU.Register.Global &(name) ) menuitem "[:mmureg]SMMU6 StreamMapTable" ( PRIVATE &name &name=SMMU.COMPonentNAME(COMPonent.Base("SMMU6",0.)) SMMU.StreamMapTable &(name) ) ) ) ) IF CPU.FEATURE(L1ICACHE)||CPU.FEATURE(L1DCACHE)||CPU.FEATURE(L2CACHE) ( popup "[:cache]Cache" ( IF CPU.FEATURE(L1ICACHEDUMP) ( menuitem "[:cache]ICACHE Dump" "CACHE.DUMP IC" menuitem "[:cache]ICACHE List" "CACHE.List IC" menuitem "[:cache]ICACHE List Functions" "CACHE.ListFunc.IC" ) IF CPU.FEATURE(L1DCACHEDUMP) ( separator menuitem "[:cache]DCACHE Dump" "CACHE.DUMP DC" menuitem "[:cache]DCACHE List" "CACHE.List DC" menuitem "[:cache]DCACHE List Variables" "CACHE.ListVar.DC" ) IF CPU.FEATURE(L2CACHEDUMP) ( separator menuitem "[:cache]L2CACHE Dump" "CACHE.DUMP L2" menuitem "[:cache]L2CACHE List" "CACHE.List L2" menuitem "[:cache]L2CACHE List Variables" "CACHE.ListVar.L2" ) ) ) ) popup "&Trace" ( separator IF COMPonent.AVAILable("ITM") ( popup "ITM" ( default menuitem "[:oconfig]ITM settings..." "ITM.state" separator menuitem "[:alist]ITMTrace List" "ITMTrace.List" ) ) IF COMPonent.AVAILable("STM") ( popup "STM" ( default menuitem "[:oconfig]STM settings..." "STM.state" separator menuitem "[:alist]STMTrace List" "STMTrace.List" ) ) IF COMPonent.AVAILable("HTM") ( popup "HTM" ( default menuitem "[:oconfig]HTM settings..." "HTM.state" separator menuitem "[:alist]HTMTrace List" "HTMTrace.List" ) ) IF COMPonent.AVAILable("TPIU") ( menuitem "[:oconfig]TPIU settings..." "TPIU.state" ) IF COMPonent.AVAILable("ETR") ( menuitem "[:oconfig]ETR settings..." ( PRIVATE &pdd &pdd=OS.PDD() DO "&pdd/etc/embedded_trace_router/etr_utility.cmm" ) ) ) popup "&Misc" ( popup "Tools" ( IF CPUIS64BIT()||CPU.FEATURE("SPR") ( menuitem "ARM System Register Converter" ( DO "~~/demo/arm/etc/systemregister/systemregister_converter.cmm" ) ) IF CPU.FEATURE("C15") ( menuitem "ARM Coprocessor Converter" ( DO "~~/demo/arm/etc/coprocessor/coprocessor_converter.cmm" ) ) ) ) popup "&Perf" ( IF CPU.FEATURE(BMC) ( before "Reset" menuitem "[:bmc]Benchmark Counters" "BMC.state" before "Reset" separator ) ) ) popup "Peripherals" ( if (CORENAME()=="CORTEXM4F") ( popup "[:chip]Core Registers (Cortex-M4F)" ( menuitem "[:chip]System Control" "per , ""Core Registers (Cortex-M4F),System Control""" menuitem "[:chip]MPU;Memory Protection Unit" "per , ""Core Registers (Cortex-M4F),Memory Protection Unit""" menuitem "[:chip]NVIC;Nested Vectored Interrupt Controller" "per , ""Core Registers (Cortex-M4F),Nested Vectored Interrupt Controller""" menuitem "[:chip]FPU;Floating-point Unit" "per , ""Core Registers (Cortex-M4F),Floating-point Unit""" popup "[:chip]Debug" ( menuitem "[:chip]Core Debug" "per , ""Core Registers (Cortex-M4F),Debug,Core Debug""" menuitem "[:chip]FPB;Flash Patch and Breakpoint Unit" "per , ""Core Registers (Cortex-M4F),Debug,Flash Patch and Breakpoint Unit (FPB)""" menuitem "[:chip]DWT;Data Watchpoint and Trace Unit" "per , ""Core Registers (Cortex-M4F),Debug,Data Watchpoint and Trace Unit (DWT)""" ) ) ) else if (CORENAME()=="CORTEXM0+") ( popup "[:chip]Core Registers (Cortex-M0+)" ( menuitem "[:chip]System Control" "per , ""Core Registers (Cortex-M0+),System Control""" menuitem "[:chip]MPU;Memory Protection Unit" "per , ""Core Registers (Cortex-M0+),Memory Protection Unit (MPU)""" menuitem "[:chip]NVIC;Nested Vectored Interrupt Controller" "per , ""Core Registers (Cortex-M0+),Nested Vectored Interrupt Controller (NVIC)""" popup "[:chip]Debug" ( menuitem "[:chip]Core Debug" "per , ""Core Registers (Cortex-M0+),Debug,Core Debug""" menuitem "[:chip]BPU;Breakpoint Unit" "per , ""Core Registers (Cortex-M0+),Debug,Breakpoint Unit (BPU)""" menuitem "[:chip]DWT;Data Watchpoint and Trace Unit" "per , ""Core Registers (Cortex-M0+),Debug,Data Watchpoint and Trace Unit (DWT)""" ) ) ) separator menuitem "BACKUP;SRSS Backup Domain" "per , ""BACKUP (SRSS Backup Domain)""" popup "CANFD;CAN Controller" ( menuitem "CANFD0" "per , ""CANFD (CAN Controller),CANFD0""" menuitem "CANFD1" "per , ""CANFD (CAN Controller),CANFD1""" ) menuitem "CPUSS;CPU subsystem" "per , ""CPUSS (CPU subsystem)""" menuitem "CRYPTO;Cryptography component" "per , ""CRYPTO (Cryptography component)""" menuitem "CXPI" "per , ""CXPI""" menuitem "DMAC" "per , ""DMAC""" popup "DW;Datawire Controller" ( menuitem "DW0" "per , ""DW (Datawire Controller),DW0""" menuitem "DW1" "per , ""DW (Datawire Controller),DW1""" ) menuitem "EFUSE;EFUSE MXS40 registers" "per , ""EFUSE (EFUSE MXS40 registers)""" menuitem "EFUSE_DATA;eFUSE memory" "per , ""EFUSE_DATA (eFUSE memory)""" menuitem "EVTGEN;Event generator" "per , ""EVTGEN (Event generator)""" menuitem "FAULT;Fault structures" "per , ""FAULT (Fault structures)""" menuitem "FLASHC;Flash controller" "per , ""FLASHC (Flash controller)""" menuitem "GPIO;GPIO port control/configuration" "per , ""GPIO (General Purpose I/O Ports And Peripheral I/O Lines)""" menuitem "HSIOM;High Speed IO Matrix" "per , ""HSIOM (High Speed IO Matrix)""" menuitem "IPC" "per , ""IPC (Interprocessor Communication)""" menuitem "LIN" "per , ""LIN""" menuitem "PASS;Programmable Analog Subsystem for S40E" "per , ""PASS (Programmable Analog Subsystem for S40E)""" menuitem "PERI;Peripheral interconnect" "per , ""PERI (Peripheral interconnect)""" menuitem "PERI_MS;Peripheral interconnect master interface" "per , ""PERI_MS (Peripheral interconnect master interface)""" menuitem "PROT;Protection" "per , ""PROT (Protection)""" popup "SCB;Serial Communications Block (SPI/UART/I2C)" ( menuitem "SCB0" "per , ""SCB (Serial Communications Block (SPI/UART/I2C)),SCB0""" menuitem "SCB1" "per , ""SCB (Serial Communications Block (SPI/UART/I2C)),SCB1""" menuitem "SCB2" "per , ""SCB (Serial Communications Block (SPI/UART/I2C)),SCB2""" menuitem "SCB3" "per , ""SCB (Serial Communications Block (SPI/UART/I2C)),SCB3""" menuitem "SCB4" "per , ""SCB (Serial Communications Block (SPI/UART/I2C)),SCB4""" menuitem "SCB5" "per , ""SCB (Serial Communications Block (SPI/UART/I2C)),SCB5""" menuitem "SCB6" "per , ""SCB (Serial Communications Block (SPI/UART/I2C)),SCB6""" menuitem "SCB7" "per , ""SCB (Serial Communications Block (SPI/UART/I2C)),SCB7""" ) menuitem "SMARTIO;Programmable IO configuration" "per , ""SMARTIO (Programmable IO configuration)""" menuitem "SRSS;SRSS Core Registers" "per , ""SRSS (SRSS Core Registers)""" menuitem "TCPWM;Timer/Counter/PWM" "per , ""TCPWM (Timer/Counter/PWM)""" ) )